## **FEATURES** - SEPIC or Inverting Topology - Wide Input Voltage Range: 2.8V to 18V - Up to 700mA Output Current at $V_{IN} = 12V$ , $V_{OUT} = 2.5V$ or -2.5V - Up to 375mA Output Current at V<sub>IN</sub> = 12V, V<sub>OUT</sub> = 15V or -15V - 2.5V to 15V or -2.5V to -15V Output Voltage - Selectable Switching Frequency: 200kHz to 2MHz - Programmable Soft-Start - User Configurable Undervoltage Lockout - 6.25mm × 11.25mm × 4.92mm BGA Package #### **APPLICATIONS** - Battery Powered Regulator - Local Negative Voltage Regulator - Low Noise Amplifier Power # Inverting or SEPIC µModule DC/DC Converter with Up to 700mA Output Current ## DESCRIPTION The LTM®8045 is a $\mu$ Module® (micromodule) DC/DC converter that can be configured as a SEPIC or inverting converter by simply grounding the appropriate output rail. In a SEPIC configuration the regulated output voltage can be above, below or equal to the input voltage. The LTM8045 includes power devices, inductors, control circuitry and passive components. All that is needed to complete the design are input and output capacitors, and small resistors to set the output voltage and switching frequency. Other components may be used to control the soft-start and undervoltage lockout. The LTM8045 is packaged in a compact (6.25mm $\times$ 11.25mm) overmolded ball grid array (BGA) package suitable for automated assembly by standard surface mount equipment. The LTM8045 is available with SnPb (BGA) or RoHS compliant terminal finish. **π**, LT, LTC, LTM, Linear Technology, the Linear logo, μModule and PolyPhase are registered trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners. ## TYPICAL APPLICATION #### Use Two LTM8045s to Generate ±5V /TINEAD ## **ABSOLUTE MAXIMUM RATINGS** #### (Note 1) | V <sub>IN</sub> , RUN | 20V | |---------------------------------|----------------| | RT, SYNC | 5V | | SS, FB | | | $V_{OUT}^+ (V_{OUT}^- = 0V)$ | 16V | | $V_{OUT}^{-}(V_{OUT}^{+} = 0V)$ | –16V | | Maximum Internal Temperature | 125°C | | Maximum Solder Temperature | 250°C | | Storage Temperature | –55°C to 125°C | ## PIN CONFIGURATION ## ORDER INFORMATION | | | PART MARKING* | | PACKAGE | MSL | TEMPERATURE RANGE | | |----------------|--------------------|---------------|-------------|---------|--------|-------------------|--| | PART NUMBER | PAD OR BALL FINISH | DEVICE | FINISH CODE | TYPE | RATING | (Note 2) | | | LTM8045EY#PBF | SAC305 (RoHS) | LTM8045Y | e1 | BGA | 3 | -40°C to 125°C | | | LTM8045IY#PBF | SAC305 (RoHS) | LTM8045Y | e1 | BGA | 3 | -40°C to 125°C | | | LTM8045IY | SnPb (63/37) | LTM8045Y | e0 | BGA | 3 | -40°C to 125°C | | | LTM8045MPY#PBF | SAC305 (RoHS) | LTM8045Y | e1 | BGA | 3 | −55°C to 125°C | | | LTM8045MPY | SnPb (63/37) | LTM8045Y | e0 | BGA | 3 | -55°C to 125°C | | Consult Marketing for parts specified with wider operating temperature ranges. \*Device temperature grade is indicated by a label on the shipping container. Pad or ball finish code is per IPC/JEDEC J-STD-609. • Terminal Finish Part Marking: www.linear.com/leadfree - Recommended LGA and BGA PCB Assembly and Manufacturing Procedures: - www.linear.com/umodule/pcbassembly - LGA and BGA Package and Tray Drawings: www.linear.com/packaging # **ELECTRICAL CHARACTERISTICS** The ullet denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25 \,^{\circ}\text{C}$ . RUN = 12V unless otherwise specified. (Note 2) | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |--------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-------------|-----------------|-------------------|----------------| | Input DC Voltage | | • | 2.8 | | 18 | V | | Positive Output DC Voltage | $I_{OUT}$ = 0.7A, $R_{FB}$ = 15.4k $\Omega$ , $V_{OUT}^-$ Grounded $I_{OUT}$ = 0.375A, $R_{FB}$ =165k $\Omega$ , $V_{OUT}^-$ Grounded | | | 2.5<br>15 | | V | | Negative Output DC Voltage | $\begin{split} I_{OUT} &= 0.7\text{A}, \ R_{FB} = 30.0\text{k}\Omega, \ V_{OUT}^{+} \text{Grounded} \\ I_{OUT} &= 0.375\text{A}, \ R_{FB} = 178\text{k}\Omega, \ V_{OUT}^{+} \text{Grounded} \end{split}$ | | | −2.5<br>−15 | | V | | Continuous Output DC Current | V <sub>IN</sub> = 12V, V <sub>OUT</sub> = 2.5V or -2.5V<br>V <sub>IN</sub> = 12V, V <sub>OUT</sub> = 15V or -15V | | | | 0.7<br>0.375 | A<br>A | | V <sub>IN</sub> Quiescent Current | V <sub>RUN</sub> = 0V<br>Not Switching | | | 0<br>10 | 1 | μA<br>mA | | Line Regulation | $4V \le V_{IN} \le 18V$ , $I_{OUT} = 0.2A$ | | | 0.6 | | % | | Load Regulation | $0.01A \le I_{OUT} \le 0.58A$ | | | 0.2 | | % | | Output RMS Voltage Ripple | $V_{IN} = 12V$ , $V_{OUT} = 5V$ , $I_{OUT} = 580$ mA, $100$ kHz to $4$ MHz | | | 4 | | mV | | Input Short-Circuit Current | $V_{OUT}^{+} = V_{OUT}^{-} = 0V, V_{IN} = 12V$ | | | 200 | | mA | | Switching Frequency | $R_T = 45.3k$<br>$R_T = 464k$ | • | 1800<br>180 | 2000<br>200 | 2200<br>220 | kHz<br>kHz | | Voltage at FB Pin (Positive Output)<br>Voltage at FB Pin (Negative Output) | | • | 1.195<br>0 | 1.215<br>5 | 1.235<br>12 | V<br>mV | | Current into FB Pin (Positive Output)<br>Current into FB Pin (Negative Output) | | • | 81<br>81 | 83.3<br>83.3 | 86<br>86.5 | μΑ<br>μΑ | | RUN Pin Threshold Voltage | RUN Pin Rising<br>RUN Pin Falling | | 1.235 | 1.32<br>1.29 | 1.385 | V | | RUN Pin Current | $V_{RUN} = 3V$ $V_{RUN} = 1.3V$ $V_{RUN} = 0V$ | | 9.7 | 40<br>11.6<br>0 | 60<br>13.4<br>0.1 | μΑ<br>μΑ<br>μΑ | | SS Sourcing Current | SS = 0V | | 5 | 8 | 13 | μA | | Synchronization Frequency Range | | | 200 | | 2000 | kHz | | Synchronization Duty Cycle | | | 35 | | 65 | % | | SYNC Input Low Threshold | | | 0.4 | | | V | | SYNC Input High Threshold | | | | | 1.3 | V | **Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime. **Note 2:** The LTM8045E is guaranteed to meet performance specifications from 0°C to 125°C. Specifications over the -40°C to 125°C internal temperature range are assured by design, characterization and correlation with statistical process controls. LTM8045I is guaranteed to meet specifications over the full -40°C to 125°C internal operating temperature range. The LTM8045MP is guaranteed to meet specifications over the full -55°C to 125°C internal operating temperature range. Note that the maximum internal temperature is determined by specific operating conditions in conjunction with board layout, the rated package thermal resistance and other environmental factors. **Note 3:** This $\mu$ Module converter includes overtemperature protection that is intended to protect the device during momentary overload conditions. Internal temperature will exceed 125°C when overtemperature protection is active. Continuous operation above the specified maximum internal operating junction temperature may impair device reliability. **TLINEAR** Input Current vs Output Current, 2.5V<sub>OUT</sub> SEPIC Input Current vs Output Current, **5V<sub>OUT</sub> SEPIC** Input Current vs Output Current, **8V<sub>OUT</sub> SEPIC** Input Current vs Output Current, Input Current vs Output Current, Maximum Output Current vs Input Voltage Internal Temperature Rise vs Output Current, 2.5V<sub>OUT</sub> SEPIC Internal Temperature Rise vs Output Current, 3.3V<sub>OUT</sub> SEPIC Internal Temperature Rise vs Output Current, 5V<sub>OUT</sub> SEPIC Internal Temperature Rise vs Output Current, 8V<sub>OUT</sub> SEPIC Internal Temperature Rise vs Output Current, 12V<sub>OUT</sub> SEPIC Internal Temperature Rise vs Output Current, 15V<sub>OUT</sub> SEPIC Internal Temperature Rise vs Output Current, -2.5V<sub>OUT</sub> Inverting Converter Internal Temperature Rise vs Output Current, -12V<sub>OUT</sub> Inverting Converter Internal Temperature Rise vs Output Current, -15V<sub>OUT</sub> Inverting Converter ### PIN FUNCTIONS $V_{OUT}^-$ (Bank 1): $V_{OUT}^-$ is the negative output of the LTM8045. Apply an external capacitor between $V_{OUT}^+$ and $V_{OUT}^-$ . Tie this net to GND to configure the LTM8045 as a positive output SEPIC regulator. $V_{OUT}^+$ (Bank 2): $V_{OUT}^+$ is the positive output of the LTM8045. Apply an external capacitor between $V_{OUT}^+$ and $V_{OUT}^-$ . Tie this net to GND to configure the LTM8045 as a negative output inverting regulator. **GND** (Bank 3): Tie these GND pins to a local ground plane below the LTM8045 and the circuit components. GND MUST BE CONNECTED EITHER TO $V_{OUT}^+$ OR $V_{OUT}^-$ FOR PROPER OPERATION. In most applications, the bulk of the heat flow out of the LTM8045 is through these pads, so the printed circuit design has a large impact on the thermal performance of the part. See the PCB Layout and Thermal Considerations sections for more details. Return the feedback divider ( $R_{FB}$ ) to this net. $V_{IN}$ (Bank 4): The $V_{IN}$ pin supplies current to the LTM8045's internal regulator and to the internal power switch. This pin must be locally bypassed with an external, low ESR capacitor. **FB** (**Pin A3**): If configured as a SEPIC, the LTM8045 regulates its FB pin to 1.215V. Apply a resistor between FB and $V_{OUT}^+$ . Its value should be $R_{FB} = [(V_{OUT} - 1.215)/0.0833]$ kΩ. If the LTM8045 is configured as an inverting converter, the LTM8045 regulates the FB pin to 5mV. Apply a resistor between FB and $V_{OUT}^-$ of value $R_{FB} = [(|V_{OUT}| + 0.005)/0.0833]$ kΩ. **SYNC (Pin E1):** To synchronize the switching frequency to an outside clock, simply drive this pin with a clock. The high voltage level of the clock needs to exceed 1.3V, and the low level should be less than 0.4V. Drive this pin to less than 0.4V to revert to the internal free running clock. Ground this pin if the SYNC function is not used. See the Applications Information section for more information. **SS (Pin F1):** Place a soft-start capacitor here. Upon start-up, the SS pin will be charged by a (nominally) 275k resistor to about 2.2V. **RT (Pin G1):** The RT pin is used to program the switching frequency of the LTM8045 by connecting a resistor from this pin to ground. The necessary resistor value for the LTM8045 is determined by the equation $R_T = (91.9/f_{OSC}) - 1$ , where $f_{OSC}$ is the typical switching frequency in MHz and $R_T$ is in $k\Omega$ . Do not leave this pin open. **RUN (Pin G3):** This pin is used to enable/disable the chip and restart the soft-start sequence. Drive below 1.235V to disable the chip. Drive above 1.385V to activate chip and restart the soft-start sequence. Do not float this pin. ## **BLOCK DIAGRAM** ## **OPERATION** The LTM8045 is a stand-alone switching DC/DC converter that may be configured either as a SEPIC (single-ended primary inductance converter) or inverting power supply simply by tying $V_{OUT}^-$ or $V_{OUT}^+$ to GND, respectively. It accepts an input voltage up to 18VDC. The output is adjustable between 2.5V and 15V for the SEPIC, and between -2.5V and -15V for the inverting configuration. The LTM8045 can provide 700mA at $V_{IN}$ = 12V when $V_{OUT}$ = 2.5V or -2.5V. As shown in the Block Diagram, the LTM8045 contains a current mode controller, power switching element, power coupled inductor, power Schottky diode and a modest amount of input and output capacitance. The LTM8045 is a fixed frequency PWM converter. The LTM8045 switching can free run by applying a resistor to the RT pin or synchronize to an external source at a frequency between 200kHz and 2MHz. To synchronize to an external source, drive a valid signal source into the SYNC pin. An $R_T$ resistor is required whether or not a SYNC signal is applied. See the Applications Information section for more details. The LTM8045 also features RUN and SS pins to control the start-up behavior of the device. The RUN pin may also be used to implement an accurate undervoltage lockout function by applying just one or two resistors. The LTM8045 is equipped with a thermal shutdown to protect the device during momentary overload conditions. It is set above the 125°C absolute maximum internal temperature rating to avoid interfering with normal specified operation, so internal device temperatures will exceed the absolute maximum rating when the overtemperature protection is active. Therefore, continuous or repeated activation of the thermal shutdown may impair device reliability. For most applications, the design process is straight forward, summarized as follows: - 1. Look at Table 1 and find the row that has the desired input range and output voltage. - 2. Apply the recommended $C_{IN}$ , $C_{OUT}$ , $R_{FB}$ and $R_T$ values. While these component combinations have been tested for proper operation, it is incumbent upon the user to verify proper operation over the intended system's line, load and environmental conditions. Bear in mind that the maximum output current is limited by junction temperature, the relationship between the input and output voltage magnitudes, polarity and other factors. Please refer to the graphs in the Typical Performance Characteristics section for guidance. The maximum frequency (and attendant $R_T$ value) at which the LTM8045 should be allowed to switch is given in Table 1 in the $f_{MAX}$ column, while the recommended frequency (and $R_T$ value) for optimal efficiency over the given input condition is given in the $f_{OPTIMAL}$ column. Table 1. Recommended Component Values and Configuration ( $T_A = 25^{\circ}C$ . See the Typical Performance Characteristics for Load Conditions) | SEPIC Topology | |----------------| |----------------| | , | • • • • • • • • • • • • • • • • • • • • | | | | | | | | |---------------------|-----------------------------------------|------------------|-------------------|----------------------|----------|-----------------------------|------------------------|-------------------------| | V <sub>IN</sub> (V) | V <sub>OUT</sub> (V) | C <sub>IN</sub> | C <sub>OUT</sub> | R <sub>ADJ</sub> (k) | foptimal | R <sub>T(OPTIMAL)</sub> (k) | f <sub>MAX</sub> (MHz) | R <sub>T(MIN)</sub> (k) | | 2.8 to 18 | 2.5 | 4.7μF, 25V, 1206 | 100μF, 6.3V, 1210 | 15.4 | 600kHz | 154 | 1.3 | 69.8 | | 2.8 to 18 | 3.3 | 4.7μF, 25V, 1206 | 100μF, 6.3V, 1210 | 24.9 | 700kHz | 130 | 1.5 | 60.4 | | 2.8 to 18 | 5 | 4.7μF, 25V, 1206 | 100μF, 6.3V, 1210 | 45.3 | 800kHz | 115 | 2 | 45.3 | | 2.8 to 18 | 8 | 4.7μF, 25V, 1206 | 47μF, 10V, 1210 | 80.6 | 1MHz | 90.9 | 2 | 45.3 | | 2.8 to 18 | 12 | 4.7μF, 25V, 1206 | 22μF, 16V, 1210 | 130 | 1.2MHz | 75.0 | 2 | 45.3 | | 4.5 to 18 | 15 | 4.7μF, 25V, 1206 | 22μF, 25V, 1210 | 165 | 1.5MHz | 60.4 | 2 | 45.3 | #### **Inverting Topology** | V <sub>IN</sub> (V) | V <sub>OUT</sub> (V) | C <sub>IN</sub> | C <sub>OUT</sub> | R <sub>ADJ</sub> (k) | f <sub>OPTIMAL</sub> | R <sub>T(OPTIMAL)</sub> (k) | f <sub>MAX</sub> (MHz) | R <sub>T(MIN)</sub> (k) | |---------------------|----------------------|------------------|------------------|----------------------|----------------------|-----------------------------|------------------------|-------------------------| | 2.8 to 18 | -2.5 | 4.7μF, 25V, 0805 | 47μF, 6.3V, 1206 | 30.1 | 600kHz | 154 | 1.3 | 69.8 | | 2.8 to 18 | -3.3 | 4.7μF, 25V, 0805 | 47μF, 6.3V, 1206 | 39.2 | 650kHz | 140 | 1.5 | 60.4 | | 2.8 to 18 | -5 | 4.7μF, 25V, 0805 | 22μF, 6.3V, 1206 | 60.4 | 700kHz | 130 | 2 | 45.3 | | 2.8 to 18 | -8 | 4.7μF, 25V, 1206 | 22μF, 10V, 1206 | 95.3 | 1MHz | 90.9 | 2 | 45.3 | | 2.8 to 18 | -12 | 4.7μF, 25V, 1206 | 10μF, 16V, 1206 | 143 | 1.2MHz | 75.0 | 2 | 45.3 | | 4.5 to 18 | -15 | 4.7μF, 25V, 1206 | 4.7μF, 25V, 1206 | 178 | 1.5MHz | 60.4 | 2 | 45.3 | #### **Setting Output Voltage** The output voltage is set by connecting a resistor ( $R_{FB}$ ) from $V_{OUT}^+$ to the FB pin for a SEPIC and from $V_{OUT}^-$ to the FB pin for an inverting converter. $R_{FB}$ is determined from the equation $R_{FB} = [(V_{OUT} - 1.215)/0.0833] k\Omega$ for a SEPIC and from $R_{FB} = [(|V_{OUT}| + 0.005)/0.0833] k\Omega$ for an inverting converter. #### **Capacitor Selection Considerations** The $C_{\text{IN}}$ and $C_{\text{OUT}}$ capacitor values in Table 1 are the minimum recommended values for the associated operating conditions. Applying capacitor values below those indicated in Table 1 is not recommended, and may result in undesirable operation. Using larger values is generally acceptable, and can yield improved dynamic response, if it is necessary. Again, it is incumbent upon the user to verify proper operation over the intended system's line, load and environmental conditions. Ceramic capacitors are small, robust and have very low ESR. However, not all ceramic capacitors are suitable. X5R and X7R types are stable over temperature and applied voltage and give dependable service. Other types, including Y5V and Z5U have very large temperature and voltage coefficients of capacitance. In an application circuit they may have only a small fraction of their nominal capacitance resulting in much higher output voltage ripple than expected. A final precaution regarding ceramic capacitors concerns the maximum input voltage rating of the LTM8045. A ceramic input capacitor combined with trace or cable inductance forms a high Q (under damped) tank circuit. If the LTM8045 circuit is plugged into a live supply, the input voltage can ring to twice its nominal value, possibly exceeding the device's rating. This situation is easily avoided; see the Hot-Plugging Safely section. #### **Programming Switching Frequency** The LTM8045 has an operational switching frequency range between 200kHz and 2MHz. The free running frequency is programmed with an external resistor from the RT pin to ground. Do not leave this pin open under any circumstance. When the SYNC pin is driven low (< 0.4V), the frequency of operation is set by the resistor from RT to ground. The R<sub>T</sub> value is calculated by the following equation: $$R_{T} = \frac{91.9}{f_{OSC}} - 1$$ where $f_{OSC}$ is the typical switching frequency in MHz and $R_T$ is in $k\Omega$ . #### **Switching Frequency Trade-Offs** It is recommended that the user apply the optimal $R_T$ value given in Table 1 for the corresponding input and output operating condition. System level or other considerations, however, may necessitate another operating frequency. While the LTM8045 is flexible enough to accommodate a wide range of operating frequencies, a haphazardly chosen one may result in undesirable operation under certain operating or fault conditions. A frequency that is too high can reduce efficiency, generate excessive heat or even damage the LTM8045 in some fault conditions. A frequency that is too low can result in a final design that has too much output ripple or too large of an output capacitor. #### **Switching Frequency Synchronization** The switching frequency can be synchronized to an external clock source. To synchronize to the external source, simply provide a digital clock signal at the SYNC pin. Switching will occur at the SYNC clock frequency. Drive SYNC low and the switching frequency will revert to the internal free-running oscillator after a few clock periods. Switching will stop if SYNC is driven high. The duty cycle of SYNC must be between 35% and 65% for proper operation. Also, the frequency of the SYNC signal must meet the following two criteria: - SYNC may not toggle outside the frequency range of 200kHz to 2MHz unless it is stopped low to enable the free-running oscillator. - 2. The SYNC frequency can always be higher than the free-running oscillator frequency, $f_{OSC}$ , but should not be less than 25% below $f_{OSC}$ ( $f_{OSC}$ is set by $R_T$ ). #### Soft-Start The LTM8045 soft-start function controls the slew rate of the power supply output voltage during start-up. A controlled output voltage ramp minimizes output voltage overshoot, reduces inrush current from the $V_{\text{IN}}$ supply, and facilitates supply sequencing. A capacitor connected from the SS pin to GND programs the slew rate. In the event of a commanded shutdown or lockout (RUN pin), internal undervoltage lockout or a thermal shutdown, the soft-start capacitor is automatically discharged before charging resumes, thus assuring that the soft-start occurs when the LTM8045 restarts. The soft-start time is given by the equation: $$t_{SS} = C_{SS}/5.45$$ , where $C_{SS}$ is in $\mu F$ and $t_{SS}$ is in seconds. #### **Configurable Undervoltage Lockout** Figure 1 shows how to configure an undervoltage lockout (UVLO) for the LTM8045. Typically, UVLO is used in situations where the input supply is current-limited, has a relatively high source resistance, or ramps up/down slowly. A switching regulator draws constant power from the source, so source current increases as source voltage drops. This looks like a negative resistance load to the source and can cause the source to current-limit or latch low under low source voltage conditions. UVLO prevents the regulator from operating at source voltages where these problems might occur. Figure 1. The RUN Pin May Be Used to Implement an Accurate UVLO The RUN pin has a voltage hysteresis with typical thresholds of 1.32V (rising) and 1.29V (falling) and an internal circuit that draws typically 11.6 $\mu$ A at the RUN threshold. This makes R<sub>UVLO2</sub> optional, allowing UVLO implementation with a single resistor. Resistor R<sub>UVLO2</sub> is optional. R<sub>UVLO2</sub> can be included to reduce the overall UVLO voltage variation caused by variations in the RUN pin current (see the Electrical Characteristics section). A good choice for R<sub>UVLO2</sub> is $\leq$ 10k $\pm$ 1%. After choosing a value for R<sub>UVLO2</sub>, R<sub>UVLO1</sub> can be determined from either of the following: $$R_{UVLO1} = \frac{V_{IN(RISING)} - 1.32V}{\frac{1.32V}{R_{UVLO2}} + 11.6\mu A}$$ Or $$R_{UVLO1} = \frac{V_{IN(FALLING)} - 1.29V}{\frac{1.29V}{R_{UVLO2}} + 11.6\mu A}$$ where $V_{IN(RISING)}$ and $V_{IN(FALLING)}$ are the $V_{IN}$ threshold voltages when rising or falling, respectively. For example, to disable the LTM8045 for $V_{IN}$ voltages below 3.5V using the single resistor configuration, choose: $$R_{UVL01} = \frac{3.5V - 1.29V}{\frac{1.29V}{\infty} + 11.6\mu A} = 191k$$ To activate the LTM8045 for $V_{\text{IN}}$ voltage greater than 4.5V using the two resistor configuration, choose $R_{\text{UVL02}} = 10\text{k}$ and: $$R_{UVL01} = \frac{4.5V - 1.32V}{\frac{1.32V}{10k} + 11.6\mu A} = 22.1k$$ #### **Internal Undervoltage Lockout** The LTM8045 monitors the $V_{IN}$ supply voltage in case $V_{IN}$ drops below a minimum operating level (typically about 2.3V). When $V_{IN}$ is detected low, the power switch is deactivated, and while sufficient $V_{IN}$ voltage persists, the soft-start capacitor is discharged. After $V_{IN}$ is detected high, the LTM8045 will reactivate and the soft-start capacitor will begin charging. #### Thermal Shutdown If the part is too hot, the LTM8045 engages its thermal shutdown, terminates switching and discharges the soft-start capacitor. When the part has cooled, the part automatically restarts. This thermal shutdown is set to engage at temperatures above the 125°C absolute maximum internal operating rating to ensure that it does not interfere with functionality in the specified operating range. This means that internal temperatures will exceed the 125°C absolute maximum rating when the overtemperature protection is active, possibly impairing the device's reliability. #### **PCB** Layout Most of the headaches associated with PCB layout have been alleviated or even eliminated by the high level of integration of the LTM8045. The LTM8045 is nevertheless a switching power supply, and care must be taken to minimize EMI and ensure proper operation. Even with the high level of integration, you may fail to achieve specified operation with a haphazard or poor layout. See Figure 2 for the suggested layout of the inverting topology application and Figure 3 for the suggested layout of the SEPIC topology application. Ensure that the grounding and heat sinking are acceptable. A few rules to keep in mind are: - 1. Place the $R_{FB}$ and $R_{T}$ resistors as close as possible to their respective pins. - 2. Place the $C_{\text{IN}}$ capacitor as close as possible to the $V_{\text{IN}}$ and GND connection of the LTM8045. - 3. Place the Cout capacitor as close as possible to the $V_{OIIT}^+$ and $V_{OIIT}^-$ connections of the LTM8045. - 4. Place the $C_{\text{IN}}$ and $C_{\text{OUT}}$ capacitors such that their ground currents flow directly adjacent or underneath the LTM8045. - 5. Connect all of the GND connections to as large a copper pour or plane area as possible on the top layer. Avoid breaking the ground connection between the external components and the LTM8045. 6. Use vias to connect the GND copper area to the board's internal ground planes. Liberally distribute these GND vias to provide both a good ground connection and thermal path to the internal planes of the printed circuit board. Pay attention to the location and density of the thermal vias in Figures 2 and 3. The LTM8045 can benefit from the heat sinking afforded by vias that connect to internal GND planes at these locations, due to their proximity to internal power handling components. The optimum number of thermal vias depends upon the printed circuit board design. For example, a board might use very small via holes. It should employ more thermal vias than a board that uses larger holes. Figure 2. Layout Showing Suggested External Components, GND Plane and Thermal Vias for the Inverting Topology Application GROUND, THERWAL VIAS Figure 3. Layout Showing Suggested External Components, GND Plane and Thermal Vias for the SEPIC Topology Application 8045f #### **Hot-Plugging Safely** The small size, robustness and low impedance of ceramic capacitors make them an attractive option for the input bypass capacitor of the LTM8045. However, these capacitors can cause problems if the LTM8045 is plugged into a live input supply (see Application Note 88 for a complete discussion). The low loss ceramic capacitor combined with stray inductance in series with the power source forms an underdamped tank circuit, and the voltage at the V<sub>IN</sub> pin of the LTM8045 can ring to more than twice the nominal input voltage, possibly exceeding the LTM8045's rating and damaging the part. If the input supply is poorly controlled or the user will be plugging the LTM8045 into an energized supply, the input network should be designed to prevent this overshoot. This can be accomplished by installing a small resistor in series with V<sub>IN</sub>, but the most popular method of controlling input voltage overshoot is to add an electrolytic bulk capacitor to the V<sub>IN</sub> net. This capacitor's relatively high equivalent series resistance damps the circuit and eliminates the voltage overshoot. The extra capacitor improves low frequency ripple filtering and can slightly improve the efficiency of the circuit, though it is physically large. #### **Thermal Considerations** The LTM8045 output current may need to be derated if it is required to operate in a high ambient temperature or deliver a large amount of continuous power. The amount of current derating is dependent upon the input voltage, output power and ambient temperature. The temperature rise curves given in the Typical Performance Characteristics section can be used as a guide. These curves were generated by a LTM8045 mounted to a 25.8cm<sup>2</sup> 4-layer FR4 printed circuit board with a copper thickness of 2oz for the top and bottom layer and 1oz for the inner layers. Boards of other sizes and layer count can exhibit different thermal behavior, so it is incumbent upon the user to verify proper operation over the intended system's line, load and environmental operating conditions. The thermal resistance numbers listed in the Pin Configuration section of the data sheet are based on modeling the $\mu$ Module package mounted on a test board specified per JESD 51-9 ("Test Boards for Area Array Surface Mount Package Thermal Measurements"). The thermal coefficients provided in this page are based on JESD 51-12 ("Guidelines for Reporting and Using Electronic Package Thermal Information"). For increased accuracy and fidelity to the actual application, many designers use FEA to predict thermal performance. To that end, the Pin Configuration section of the data sheet typically gives four thermal coefficients: - $\theta_{JA}$ Thermal resistance from junction to ambient - $\theta_{JCbottom}$ Thermal resistance from junction to the bottom of the product case - $\theta_{JCtop}$ Thermal resistance from junction to top of the product case - $\theta_{JB}$ Thermal resistance from junction to the printed circuit board. While the meaning of each of these coefficients may seem to be intuitive, JEDEC has defined each to avoid confusion and inconsistency. These definitions are given in JESD 51-12, and are quoted or paraphrased below: - θ<sub>JA</sub> is the natural convection junction-to-ambient air thermal resistance measured in a one cubic foot sealed enclosure. This environment is sometimes referred to as "still air" although natural convection causes the air to move. This value is determined with the part mounted to a JESD 51-9 defined test board, which does not reflect an actual application or viable operating condition. - θ<sub>JCbottom</sub> is the thermal resistance between the junction and bottom of the package with all of the component power dissipation flowing through the bottom of the package. In the typical μModule converter, the bulk of the heat flows out the bottom of the package, but there is always heat flow out into the ambient environment. As a result, this thermal resistance value may be useful for comparing packages but the test conditions don't generally match the user's application. LINEAR - Θ<sub>JCtop</sub> is determined with nearly all of the component power dissipation flowing through the top of the package. As the electrical connections of the typical μModule converter are on the bottom of the package, it is rare for an application to operate such that most of the heat flows from the junction to the top of the part. As in the case of Θ<sub>JCbottom</sub>, this value may be useful for comparing packages but the test conditions don't generally match the user's application. - θ<sub>JB</sub> is the junction-to-board thermal resistance where almost all of the heat flows through the bottom of the μModule converter and into the board, and is really the sum of the θ<sub>JCbottom</sub> and the thermal resistance of the bottom of the part through the solder joints and through a portion of the board. The board temperature is measured a specified distance from the package, using a two-sided, two layer board. This board is described in JESD 51-9. Given these definitions, it should now be apparent that none of these thermal coefficients reflects an actual physical operating condition of a $\mu$ Module converter. Thus, none of them can be individually used to accurately predict the thermal performance of the product. Likewise, it would be inappropriate to attempt to use any one coefficient to correlate to the junction temperature vs load graphs given in the product's data sheet. The only appropriate way to use the coefficients is when running a detailed thermal analysis, such as FEA, which considers all of the thermal resistances simultaneously. A graphical representation of these thermal resistances is given in Figure 4. The blue resistances are contained within the $\mu$ Module converter, and the green are outside. The die temperature of the LTM8045 must be lower than the maximum rating of $125^{\circ}$ C, so care should be taken in the layout of the circuit to ensure good heat sinking of the LTM8045. The bulk of the heat flow out of the LTM8045 is through the bottom of the $\mu$ Module converter and the BGA pads into the printed circuit board. Consequently a poor printed circuit board design can cause excessive heating, resulting in impaired performance or reliability. Please refer to the PCB Layout section for printed circuit board design suggestions. Figure 4. ## TYPICAL APPLICATIONS #### -5V Inverting Converter ## Maximum Output Current vs Input Voltage -5V<sub>OUT</sub> Inverting Converter #### -5V Inverting Converter with Added Output Filter #### **Output Ripple and Noise** MEASURED PER AN70, USING HP461A AMPLIFIER, 150MHz BW #### -12V Inverting Converter LINEAR ## PACKAGE DESCRIPTION Table 2. Pin Assignment Table (Arranged by Pin Number) | PIN NUMBER | FUNCTION | PIN NUMBER | FUNCTION | PIN NUMBER | FUNCTION | PIN NUMBER | FUNCTION | |------------|--------------------|------------|--------------------|------------|-----------------|------------|----------| | A1 | V <sub>OUT</sub> + | B1 | V <sub>OUT</sub> + | C1 | GND | D1 | GND | | A2 | V <sub>OUT</sub> + | B2 | V <sub>OUT</sub> + | C2 | GND | D2 | GND | | A3 | FB | В3 | GND | C3 | GND | D3 | GND | | A4 | V <sub>OUT</sub> - | B4 | V <sub>OUT</sub> - | C4 | GND | D4 | GND | | A5 | V <sub>OUT</sub> - | B5 | V <sub>OUT</sub> - | C5 | GND | D5 | GND | | | | | | | | | | | E1 | SYNC | F1 | SS | G1 | RT | H1 | GND | | E2 | GND | F2 | GND | G2 | GND | H2 | GND | | E3 | GND | F3 | GND | G3 | RUN | H3 | GND | | E4 | GND | F4 | GND | G4 | V <sub>IN</sub> | H4 | $V_{IN}$ | | E5 | GND | F5 | GND | G5 | V <sub>IN</sub> | H5 | $V_{IN}$ | ## **PACKAGE PHOTO** ## PACKAGE DESCRIPTION Please refer to http://www.linear.com/designtools/packaging/ for the most recent package drawings. LINEAR TECHNOLOGY BGA 40 1212 REV A PACKAGE IN TRAY LOADING ORIENTATION TRAY PIN 1 BEVEL 0.15 aaa bbb ccc ddd 0.10 TOTAL NUMBER OF BALLS: 40 0.15 0.30 $\begin{array}{l} \textbf{BGA Package} \\ \textbf{40-Lead (11.25mm} \times \textbf{6.25mm} \times \textbf{4.92mm)} \\ \text{(Reference LTC DWG \# 05-08-1867 Rev A)} \end{array}$ ## **REVISION HISTORY** | REV | DATE | DESCRIPTION | PAGE NUMBER | |-----|-------|---------------------------------------------------------------------------------|-------------| | Α | 02/13 | Output voltage maximum: changed from 16V and -16V to 15V and -15V, respectively | 1 | | В | 02/14 | Add SnPb BGA package option | 1, 2 | ## TYPICAL APPLICATION #### **12V SEPIC Converter** #### Maximum Output Current vs Input Voltage 12V<sub>OUT</sub> SEPIC ## **RELATED PARTS** | PART NUMBER | DESCRIPTION | COMMENTS | | | | |-------------|---------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | LTM8047 | 1.5W, 725VDC Isolated µModule Regulator | 1.5W Output Power, 3.1V $\leq$ V <sub>IN</sub> $\leq$ 32V, 2.5V $\leq$ V <sub>OUT</sub> $\leq$ 12V, 9mm $\times$ 11.25mm $\times$ 4.92mm BGA Package | | | | | LTM8048 | 1.5W, 725VDC Isolated µModule Regulator with Integrated Low Noise Post Regulator | 1.5W Output Power, $3.1V \le V_{IN} \le 32V$ , $1.2V \le V_{OUT} \le 12V$ , $1mV_{P-P}$ Output Ripple, $9mm \times 11.25mm \times 4.92mm$ BGA Package | | | | | LTM8025 | 36V <sub>IN</sub> , 3A Step-Down μModule Regulator | $3.6V \le V_{IN} \le 36V,~0.8V \le V_{OUT} \le 24V,~Synchronizable,~\\9mm \times 15mm \times 4.32mm~LGA~Package$ | | | | | LTM8033 | 36V, 3A EN55022 Class B Certified DC/DC Step-Down µModule Regulator | $3.6V \le V_{IN} \le 36V,~0.8V \le V_{OUT} \le 24V,~Synchronizable,~11.25mm \times 15mm \times 4.3mm~LGA$ | | | | | LTM8026 | 36V <sub>IN</sub> , 5A Step-Down μModule Regulator with Adjustable Current Limit | $6V \le V_{IN} \le 36V$ , $1.2V \le V_{OUT} \le 24V$ , Adjustable Current Limit, Synchronizable, $11.25mm \times 15mm \times 2.82mm$ LGA | | | | | LTM8027 | 60V <sub>IN</sub> , 4A DC/DC Step-Down μModule Regulator | $4.5V \le V_{IN} \le 60V, 2.5V \le V_{OUT} \le 24V, Synchronizable, \\ 15mm \times 15mm \times 4.3mm LGA$ | | | | | LTM4613 | 36V <sub>IN</sub> , 8A EN55022 Class B Certified DC/DC Step-Down µModule Regulator | $3.3V \le V_{OUT} \le 15V,5V \le V_{IN} \le 36V,PLL$ Input, $V_{OUT}$ Tracking and Margining, $15mm \times 15mm \times 4.3mm$ LGA | | | | | LTM8061 | 32V, 2A Step-Down µModule Battery Charger with<br>Programmable Input Current Limit | Suitable for CC-CV Charging Single and Dual Cell Li-lon or Li-Poly Batteries, $4.95V \le V_{IN} \le 32V$ , C/10 or Adjustable Timer Charge Termination, NTC Resistor Monitor Input, 9mm $\times$ 15mm $\times$ 4.32mm LGA | | | | | LTM8062A | 32V, 2A Step-Down µModule Battery Charger with Integrated Maximum Peak Power Tracking (MPPT) for Solar Applications | Suitable for CC-CV Charging Method Battery Chemistries (Li-Ion, Li-Poly, Lead-Acid, LiFePO <sub>4</sub> ), User adjustable MPPT servo voltage, $4.95V \le V_{IN} \le 32V$ , $3.3V \le V_{BATT} \le 18.8V$ Adjustable, C/10 or Adjustable Timer Charge Termination, NTC Resistor Monitor Input, 9mm × 15mm × 4.32mm LGA | | | | | LTC2978 | Octal Digital Power Supply Manager with EEPROM | $I^2$ C/PMBus Interface, Configuration EEPROM, Fault Logging, 16-Bit ADC with $\pm 0.25\%$ TUE, 3.3V to 15V Operation | | | | | LTC2974 | Quad Digital Power Supply Manager with EEPROM | l <sup>2</sup> C/PMBus Interface, Configuration EEPROM, Fault Logging, Per Channel Voltage, Current and Temperature Measurements | | | | | LTC3880 | Dual Output PolyPhase® Step-Down DC/DC Controller with Digital Power System Management | I <sup>2</sup> C/PMBus Interface, Configuration EEPROM, Fault Logging, ±0.5% Output Voltage, Accuracy, MOSFET Gate Drivers | | | |