www.ti.com SLVSAO2A - NOVEMBER 2012 - REVISED NOVEMBER 2012 # 32-MBIT HIGH-TEMPERATURE FLASH MEMORY WITH SERIAL PERIPHERAL INTERFACE (SPI) BUS Check for Samples: SM28VLT32-HT #### **FEATURES** - 32-Megabit Flash for High-Temperature Applications - Serial Peripheral Interface (SPI) Compatible (Mode 0 and 3) - 3.3-V Supply for IO, 1.8 V for Core - 2-M x 16-Bit Word Access - Asynchronous Read, Write, and Erase Operations - 12-MHz Maximum Clock Frequency - Endurance: TBD Program and Erase Cycles - Data Retention: 1000 hrs - ESD Protection: 2-kV HBM, 500-V CDM - 8-mm x 20-mm 14-Pin Ceramic Package #### **APPLICATIONS** - Down-Hole Energy Drilling - Test and Measurement Equipment - Seismic Data Collection at Extreme Temperatures - General Data Collection Applications at Extreme High- and Low-Temperatures # SUPPORTS EXTREME TEMPERATURE APPLICATIONS - Controlled Baseline - · One Assembly and Test Site - One Fabrication Site - Available in Extreme (-55°C to 210°C) Temperature Range (1) - Extended Product Life Cycle - Extended Product-Change Notification - Product Traceability - Texas Instruments high temperature products utilize highly optimized silicon (die) solutions with design and process enhancements to maximize performance over extended temperatures. (1) Custom temperature ranges available #### DESCRIPTION/ORDERING INFORMATION SM28VLT32 is a 32-Megabit Flash Memory designed to store program code and/or data from acquisition. The wide temperature rating of this device makes it ideal for applications that need to perform reliably in harsh environments. SM28VLT32 with its serial peripheral interface (SPI) offers low pin count for additional reliability and easy assembly in these applications. The memory is partitioned as sectors to provide addressing of 2-M words of 16 bits each. Thus, the memory address is 21 bits wide. SM28VLT32 supports serial peripheral interface to read/write/erase data in the flash memory. The interface is compliant with mode 0 (CPOL = 0, CPHA = 0) and 3 (CPOL = 1, CPHA = 1). Asserting CS# enables the device to enter communication mode. With CS# de-asserted, the device ignores all activity on the SPI pins. As shown in Figure 1, multiple SM28VLT32 devices can be controlled from a single Master by independently controlling CS# pins in order to realize larger memory in the application. Asserting the HOLD# pin (while CS# is also asserted) will let the device ignore activity on the other SPI input pins (SCK and SI). Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. Figure 1. System Block Diagram That Shows Configuration to Use Multiple SM28VLT32 Devices to Realize Larger Memory The SM28LVT32 supports a hardware data protection scheme using the WP# pin. Erase and program operations are inhibited if WP# is low. www.ti.com 180 This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### ORDERING INFORMATION(1) | TJ | PACKAGE <sup>(2)</sup> | ORDERABLE PART NUMBER | TOP-SIDE MARKING | |----------------|------------------------|-----------------------|------------------| | 5500 to 04000 | 14HKN | SM28VLT32SHKN | 28VLT32SHKN | | –55°C to 210°C | KGD (Bare Die) | SM28LVT32SKGD3 | N/A | - (1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com. - (2) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging. # **ABSOLUTE MAXIMUM RATINGS**(1) over operating free-air temperature range (unless otherwise noted) | | | UNIT | |---------|--------------------------------------------------------|-----------------------------------| | VDDS | Supply voltage range (for IO) | -0.3 V to 3.6 V | | VDD | Supply voltage range (for Core) | −0.3 V to 1.98 V | | $V_{I}$ | Input voltage range | -0.2 V to (V <sub>IO</sub> + 0.2) | | Vo | Output voltage range | -0.2 V to (V <sub>IO</sub> + 0.2) | | ESD | Electrostatic discharge (HBM, 1.5 k $\Omega$ , 100 pF) | > 2000 V | <sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### RECOMMENDED OPERATING CONDITIONS | | | MIN | TYP | MAX | UNIT | |-------|--------------------------------|-------------|-----|------|------| | VDDS | Device supply voltage for IO | 3 | 3.3 | 3.6 | V | | VDD | Device supply voltage for Core | 1.626 | 1.8 | 1.98 | V | | $T_J$ | Junction temperature | <b>–</b> 55 | | 210 | °C | #### **ELECTRICAL CHARACTERISTICS: IO** $V_{IO} = 3 \text{ V}$ to 3.6 V, $V_{Core} = 1.62 \text{ V}$ to 1.98 V, $T_A = -55^{\circ}\text{C}$ to 210°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP MAX | UNIT | |-----------------|---------------------|-----------------|---------|---------|------| | $V_{IH}$ | Input high voltage | | 0.7VDDS | | V | | $V_{IL}$ | Input low voltage | | | 0.3VDDS | V | | I <sub>OH</sub> | Output high current | | -1.0 | | mA | | I <sub>OL</sub> | Output low current | | | 1.0 | mA | | V <sub>OH</sub> | Output high voltage | | 0.8VDDS | | V | | V <sub>OL</sub> | Output low voltage | | | 0.2VDDS | V | #### **ELECTRICAL CHARACTERISTICS: MEMORY** | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------------------------------|-----------------|------|-----|-----|------| | t <sub>Life</sub> Continuous operating life | | 1000 | | | hrs | | I <sub>DDVCORE</sub> | | | 120 | TBD | mA | | I <sub>DDVIO</sub> | | | 12 | TBD | mA | #### **ELECTRICAL CHARACTERISTICS: SPI** $V_{IO}$ = 2.7 V to 3.3 V, $V_{Core}$ = 1.62 V to 1.98 V, $T_{A}$ = -55°C to 210°C (unless otherwise noted) | 10 | . 6616 | ** | | | | | |------------------|------------------------------------------|-----------------|-----|-----|-----|------| | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | f <sub>SCK</sub> | SPI input clock frequency <sup>(1)</sup> | | | | 10 | MHz | | f <sub>CLK</sub> | Flash clock <sup>(1)</sup> | | | | 12 | MHz | | t <sub>WH</sub> | Clock high time | | | | | ns | | $t_{WL}$ | Clock low time | | | | | ns | | t <sub>SU</sub> | Data setup time before SCK | | | | | ns | | t <sub>HD</sub> | Data hold time after SCK | | | | | ns | | t <sub>V</sub> | Clock low to data valid | | | | | ns | <sup>(1)</sup> The ratio of f<sub>CLK</sub>/f<sub>SCK</sub> must be 6/5 or higher to insure proper asynchronous operation. Operation below 10 MHz is acceptable, however, some configuration changes are required to set proper internal timing. Please contact factory for details if planned usage is below 10 MHz. #### **DISSIPATION RATINGS** | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------|------------------------------------|-----------------|-----|-----|-----|-------| | | | 0 LFM | | TBD | | | | | Thermal resistance junction-to- | 150 LFM | | TBD | | °C/W | | $\theta_{JA}$ | ambient | 250 LFM | | TBD | | °C/VV | | | | 500 LFM | | TBD | | | | $\theta_{JP}$ | Thermal resistance junction-to-pad | | | TBD | | °C/W | #### **DEVICE INFORMATION** #### PIN ASSIGNMENT TOP VIEW #### **TERMINAL FUNCTIONS** | TERM | TERMINAL | | DECORPORA | | |-------|----------|--------|----------------------------------------------------------|--| | NAME | NO. | TYPE | DESCRIPTION | | | VIO | 6, 13 | Power | 3.3-V supply for IO | | | VCORE | 7, 14 | Power | 1.8-V supply for core | | | VSS | 1, 8 | Ground | Device ground | | | CS# | 12 | Input | Active low SPI chip select | | | SCK | 9 | Input | SPI clock for serial communication | | | SI | 10 | Input | SPI data input to device | | | SO | 11 | Output | SPI data output from device (Hi impedance when CS# is 1) | | | HOLD# | 2 | Input | Active low hold input to freeze SPI communication | | | WP# | 4 | Input | Active low input for sector protection | | | RST# | 3 | Input | Active low reset to IC | | | FLCLK | 5 | Input | Flash pump clock | | #### **FUNCTIONAL BLOCK DIAGRAM** Figure 2. Block Diagram of SM28VLT32 and Memory Architecture #### DETAILED DESCRIPTION #### **SERIAL COMMUNICATION** SM28VLT32 supports mode 0 and mode 3 SPI protocols. In mode 0, the inactive state of SCK is 0 whereas, in mode 3, the state is 1. The input data on SI is always latched on rising edge of SCK and data on SO is output on falling edge of SCK in both modes. CS# is brought low to start a new SPI data frame. The SPI data frame consists of an 8-bit command byte followed by a variable number of bytes of input data as shown in Table 1. The first 8 bits of SO always output the quick status bits. These bits define error conditions and status of the FLASH (see Table 2). These bits should be evaluated after each command is executed to determine if the preceding command completed successfully. This can be implemented as part of the SPI communication protocol with the host device. For more information see the Application Information section. The output data on SO follows after the complete data is provided to the device on SI pin. Invalid command bytes are ignored. Also, any additional SCK clock cycles and additional data on SI beyond the depicted frame size are ignored. CS# going high delineates the end of current data frame. Figure 3. SPI Data Frame to Read, Write, Erase Memory Data and to Access Config/Status Registers | Table 1. Serial Peripheral Interface (SPI) Data Frame (1) | Table 1. S | Serial Peripheral | Interface | (SPI) Data | Frame <sup>(1)</sup> | |-----------------------------------------------------------|------------|-------------------|-----------|------------|----------------------| |-----------------------------------------------------------|------------|-------------------|-----------|------------|----------------------| | COMMAND NAME | COMMAND<br>BYTE ON SI | ADDRESS<br>BYTES ON SI | DATA BYTES<br>ON SI | DUMMY<br>BYTES ON<br>SI <sup>(2)</sup> | DATA BYTES<br>ON SO | TOTAL BYTES<br>IN FRAME | DESCRIPTION | |---------------------------------|-----------------------|------------------------|---------------------|----------------------------------------|---------------------|-------------------------|------------------------------------------------------------------------------------------------| | Read Word | 15h | 3 | 0 | 1 (3) | 2 | 7 | Read word at given address | | Read Word with auto addressing | 16h | 0 | 0 | 1 (3) | 2 | 4 | Burst read from previous address | | Write Word | 17h | 3 | 2 | 1 (1) | 0 | 7 | Write word at given address | | Write Word with auto addressing | 18h | 0 | 2 | 1 (1) | 0 | 4 | Burst write from previous address | | Erase segment | 19h | 3 | 0 | 1 (1) | 0 | 5 | Erase addressed segment | | Read Status<br>Register | 22 | 0 | 0 | 0 (2) | 2 | 3 | Read SPI status register | | Write Command | 1F | 0 | 2 | 1 (1) | 0 | 4 | Flash controller command interface for special functions. See Application Information section. | Product Folder Links: SM28VLT32-HT Submit Documentation Feedback Copyright © 2012, Texas Instruments Incorporated <sup>(1)</sup> Multi-byte inputs and results are MSB first, LSB last. <sup>(2) (#)</sup> indicates total number of dummy SI bytes including overlap with SO output. www.ti.com # **REGISTER DEFINITIONS** # **Table 2. Quick Status Register** | BITS | DEFAULT<br>VALUE | TYPE | DESCRIPTION | |------|------------------|------|----------------------------------------------------------------------------------------------------------| | 7 | 0 | R | Unused | | 6 | 0 | R | SPI Frame error: indicates frame ended with less than required bytes to complete | | 5 | 0 | R | Write Busy: indicates that a program operation is in progress | | 4 | 0 | R | Erase Busy: indicates that a sector is being erased | | 3 | 0 | R | Device Busy | | 2 | 0 | R | Invalid Data: indicates that an attempt was made to set a bit to 1 that has already been programmed to 0 | | 1 | 0 | R | Read error: indicates that read was attempted on address when data was not available | | 0 | 0 | R | Command error: indicates that a prior command failed. Must be cleared. | # Table 3. Status Register (Command 22h) | BITS | DEFAULT<br>VALUE | TYPE | DESCRIPTION | |-------|------------------|------|-------------------------------------| | 15:12 | 0 | R | Reserved | | 11:08 | RevID | R | Revision ID (current revision 1001) | | 7 | 0 | R | Unused | | 6 | 0 | R | Read Busy | | 5 | 0 | R | Write Busy | | 4 | 0 | R | Erase Busy | | 3 | 0 | R | Write Suspend | | 2 | 0 | R | Erase Suspend | | 1 | 0 | R | Flash Pump Ready | | 0 | 0 | R | SPI Frame error | #### **APPLICATION INFORMATION** The quick status register is intended to be used as feedback of device and command status. The host should evaluate the quick status results at each command execution to determine device status. Additionally, two of the error fields in the quick status are sticky. They will need to be intentionally cleared by the host once detected. The Command and Invalid Data error flags will not self clear. The command error bit indicates that a command failed. This can be either an erase or program command. If this was a program attempt, then the data written may not be valid. The host may decide to re-write this data or pursue some other error recovery path. The Invalid data bit will get set if an attempt to write a bit to a logical 1 (erased state) in a word that has that bit already programmed to a 0. This would likely be the first error seen when writing to an array that contains data. To clear a Command error or Invalid Data error, the host must execute the following SPI command sequence: 1F 00 40 xx. xx is a dummy byte and values are don't care. This SPI command is a special command that is sent to the internal flash controller to clear errors. It is important to note that the quick status capture of the internal setting of the Command error and the Invalid Data flags are delayed by one transaction. Similarly, the Device Busy flag does not get cleared until a second transaction. For example, in the case of polling after a write. If this write generated an Invalid Data error, the sequence would be as follows. | SPI WRITE | SPI READ | DESCRIPTION | | | | | |----------------|--------------|------------------------------------------------------------------------------------------------------|--|--|--|--| | 0x17_0000_FFFF | 00_xxxx_xxxx | Write to address 0 with erased value This will cause Invalid Data error if word has been programmed. | | | | | | 0xFF | 08 | Execute quick status. This result is Device Busy. | | | | | | 0xFF | 04 | Execute quick status with Invalid Data error. | | | | | Similarly, if a write or program fails, then the Command error status will show on the second transaction after the failed command. To effectively deal with this in a protocol, the best method is to poll the quick status twice to validate no error occurred. For applications that this method is too costly for SPI bandwidth, the error can be trapped on execution of the following commands with the knowledge that the error belonged to the command 2 transactions earlier. The SPI Frame error and the Read error are errors that return correct status on the next quick status. These two errors are not sticky and only apply to the prior transaction. #### **Power Supply Sequencing** The ideal power supply sequence is VCORE coming up before VIO (VCORE > 1.65 V before $V_{CCIO}$ greater than 0.8 V). For powerdown, the reverse is also true. VIO should be below 0.8 V before VCORE is < 1.65 V. Alternatively, VIO can come up first or simultaneously with VCORE if RST is asserted low until both supplies are within recommended operating range. Similarly if device is active, it is necessary to assert RST prior to powering down to minimize chance of corrupting the flash array. ### **Power Saving Features** The device has power saving capabilities that allow it to be put into either standby or sleep states for the banks and flash pump when periods of inactivity are detected. When an access is initiated during sleep or standby, the pump and banks will transition to the active state automatically. Use of these features does not have protocol impact on programming (other than additional time required to wake up), as the device will report Write Busy. However, during read operations, the device will report Read error on next quick status read. This is due to the fact that a read transaction is immediate, while a write is queued. The value read from an address that is in standby or sleep will be 00 00. An application note discussing usage of power saving features will be available. Submit Documentation Feedback Product Folder Links: SM28VLT32-HT 15-Nov-2012 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package | Pins | Package Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Samples | |------------------|---------|--------------|---------|------|-------------|----------|------------------|---------------|------------------| | | (1) | | Drawing | | | (2) | | (3) | (Requires Login) | | SM28VLT32SHKN | PREVIEW | CFP | HKN | 14 | 1 | TBD | Call TI | Call TI | | | SM28VLT32SKGD3 | PREVIEW | XCEPT | KGD | 0 | 36 | TBD | Call TI | Call TI | | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components which meet ISO/TS16949 requirements, mainly for automotive use. Components which have not been so designated are neither designed nor intended for automotive use; and TI will not be responsible for any failure of such components to meet such requirements. #### Products Applications Audio Automotive and Transportation www.ti.com/automotive www.ti.com/audio **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers DI P® Products Consumer Electronics www.dlp.com www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/medical Interface interface.ti.com Medical www.ti.com/security Power Mgmt <u>power.ti.com</u> Space, Avionics and Defense <u>www.ti.com/space-avionics-defense</u> Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video RFID www.ti-rfid.com OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>