## IF Sampling Receiver Subsystem ## **FEATURES** - Fully Integrated "RF-to-Bits" IF-Sampling Receiver Subsystem - Wide RF Frequency Range: 400MHz to 3.8GHz - 140MHz Center Frequency Internal SAW Filter - Low Power ADC with Up to 14-Bit Resolution, 125Msps Sample Rate - 16dB Cascaded NF, 17.7dBm Two-Tone IIP3 - 1.2W Total Power Consumption - $50\Omega$ Single-Ended RF and LO Ports - Continuous 20dB Attenuation Range - Internal Bypass Capacitance, No External Components Required - ADC Clock Duty Cycle Stabilizer - Digital Output Supply Range: 0.5V to 3.6V - 15mm × 22mm LGA package ## **APPLICATIONS** - Base Station Receivers - Remote Radio Heads - Communications Test Equipment T, LT, LTC, LTM, Linear Technology and the Linear logo are registered trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners. ## DESCRIPTION The LTM®9005 is an IF sampling receiver subsystem for wireless base stations and communications test equipment. Utilizing an integrated system in a package (SiP) technology, it includes a downconverting mixer, 140MHz SAW filter, two gain stages, a variable attenuator and analog-to-digital converter (ADC). The system is tuned for an intermediate frequency (IF) of 140MHz and a signal bandwidth of up to 60MHz; contact Linear Technology regarding customization. The high integration and small package allow for a very compact receiver. The high signal level downconverting mixer is optimized for high linearity, wide dynamic range IF sampling applications. It includes a high speed differential LO buffer amplifier driving a double-balanced mixer. Broadband, integrated transformers on the RF and LO inputs provide single ended $50\Omega$ interfaces. The RF and LO inputs are internally matched to $50\Omega$ from 1.6GHz to 2.3GHz. Versions are available with ADCs up to 14-bit resolution and 125Msps. A separate output supply allows the parallel output bus to drive 0.5V to 3.6V logic. A single-ended CLK input controls converter operation. An optional clock duty cycle stabilizer allows high performance at full speed for a wide range of clock duty cycles. ## TYPICAL APPLICATION #### Simplified IF-Sampling Receiver #### LTM9005-AB, IF Frequency Response 9005p ## **ABSOLUTE MAXIMUM RATINGS** (Notes 1, 2) | · | |------------------------------------------| | Supply Voltage ( $V_{CC2}$ , $V_{CC3}$ ) | | | | | | | | LTM9005I—40°C to 85°C | | Storage Temperature Range45°C to 125°C | | Maximum Junction Temperature 125°C | | | **CAUTION:** Pins A8, A9, B8, B9, L8, L9, M8 and M9 and the RF and LO inputs are sensitive to electro-static discharge (ESD). It is very important that proper ESD precautions be observed when handling the LTM9005. Avoid ultrasonic exposure, the LTM9005 contains a hermetic cavity filter. ## PIN CONFIGURATION (See Pin Functions, Pin Configuration Table) ## ORDER INFORMATION | LEAD FREE FINISH | PART MARKING* | PACKAGE DESCRIPTION | TEMPERATURE RANGE | |------------------|---------------|------------------------------------|-------------------| | LTM9005CV-AA#PBF | LTM9005V AA | 204-Lead (15mm × 22mm × 4.3mm) LGA | 0°C to 70°C | | LTM9005IV-AA#PBF | LTM9005V AA | 204-Lead (15mm × 22mm × 4.3mm) LGA | -40°C to 85°C | | LTM9005CV-AB#PBF | LTM9005V AB | 204-Lead (15mm × 22mm × 4.3mm) LGA | 0°C to 70°C | | LTM9005IV-AB#PBF | LTM9005V AB | 204-Lead (15mm × 22mm × 4.3mm) LGA | -40°C to 85°C | Consult LTC Marketing for parts specified with wider operating temperature ranges. \*The temperature grade is identified by a label on the shipping container. For more information on lead free part marking, go to: http://www.linear.com/leadfree/ This product is only offered in trays. For more information go to: http://www.linear.com/packaging/ LINEAR TECHNOLOGY # **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25\,^{\circ}\text{C}$ . (Note 3). All specifications apply at maximum gain setting. | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |--------|------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|--------------------------|------------------------------|--------------------------|--------------------------| | | RF Input Frequency Range | No External Matching (Midband)<br>With External Matching (Low Band or High Band) | 400 | 1600 to 2300 | 3800 | MHz<br>MHz | | | LO Input Frequency Range | No External Matching<br>With External Matching | 380 | 1000 to 4200 | 5000 | MHz<br>MHz | | | RF Input Return Loss | $Z_0 = 50\Omega$ , 1600MHz to 2300MHz (No External Matching) | | >12 | | dB | | | LO Input Return Loss | $Z_0 = 50\Omega$ , 1000MHz to 5000MHz (No External Matching) | | >10 | | dB | | | RF Input Power for –1dBFS | LTM9005-AA RF = 900MHz, LO = 760MHz RF = 1950MHz, LO = 1810MHz LTM9005-AB RF = 900MHz, LO = 760MHz RF = 1950MHz, LO = 1810MHz | TBD<br>TBD<br>TBD<br>TBD | TBD<br>-18.8<br>TBD<br>-17.8 | TBD<br>TBD<br>TBD<br>TBD | dBm<br>dBm<br>dBm<br>dBm | | | LO Input Power | 1200MHz to 4200MHz<br>380MHz to 1200MHz | -8<br>-5 | -3<br>0 | 2<br>5 | dBm<br>dBm | | | LO to RF Leakage | f <sub>LO</sub> = 380MHz to 1600MHz<br>f <sub>LO</sub> = 1600MHz to 4000MHz | | <-50<br><-45 | | dBm<br>dBm | | | RF to LO Isolation | f <sub>RF</sub> = 400MHz to 1700MHz<br>f <sub>RF</sub> = 1700MHz to 3800MHz | | >50<br>>42 | | dB<br>dB | | | 2Rf-2L0 Output Spurious Product (f <sub>RF</sub> = f <sub>L0</sub> + f <sub>IF</sub> /2) | 900MHz: f <sub>RF</sub> = 830MHz at TBD<br>1950MHz: f <sub>RF</sub> = 1880MHz at -19dBm | | TBD<br>-71 | | dBc<br>dBc | | | 3Rf-3L0 Output Spurious Product $(f_{RF} = f_{LO} + f_{IF}/3)$ | 900MHz: f <sub>RF</sub> = 807MHz at TBD<br>1950MHz: f <sub>RF</sub> = 1857MHz at -19dBm | | TBD<br>-96 | | dBc<br>dBc | # **FILTER CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25\,^{\circ}\text{C}$ . | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |--------|---------------------|--------------------------------------------------------------------|-----|--------------|-----|------------| | | Center Frequency | LTM9005-AA<br>LTM9005-AB | | 140<br>140 | | MHz<br>MHz | | | Lower 1dB Bandedge | LTM9005-AA<br>LTM9005-AB | | 132<br>130.8 | | MHz<br>MHz | | | Upper 1dB Bandedge | LTM9005-AA<br>LTM9005-AB | | 148<br>149.2 | | MHz<br>MHz | | | Lower 3dB Bandedge | LTM9005-AA<br>LTM9005-AB | | 131.5<br>130 | | MHz<br>MHz | | | Upper 3dB Bandedge | LTM9005-AA<br>LTM9005-AB | | 148.5<br>150 | | MHz<br>MHz | | | Lower 35dB Stopband | LTM9005-AA<br>LTM9005-AB | | 129<br>126.8 | | MHz<br>MHz | | | Upper 35dB Stopband | LTM9005-AA<br>LTM9005-AB | | 151<br>153.2 | | MHz<br>MHz | | | Passband Flatness | 133.6MHz – 146.4MHz, LTM9005-AA<br>130.8MHz – 149.2MHz, LTM9005-AB | | 0.6<br>0.8 | | dB<br>dB | | | Phase Linearity | 133.6MHz – 146.4MHz, LTM9005-AA<br>130.8MHz – 149.2MHz, LTM9005-AB | | 10<br>TBD | | deg<br>deg | | | Group Delay | 133.6MHz – 146.4MHz, LTM9005-AA<br>130.8MHz – 149.2MHz, LTM9005-AB | | 60<br>115 | | ns<br>ns | | | Absolute Delay | LTM9005-AA<br>LTM9005-AB | | 1<br>1 | | μs<br>μs | 9005p # **CONVERTER CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ . (Note 3) | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |--------|-----------------------------------|-------------------------|---|-----|------|-----|-------| | | Resolution (No Missing Codes) | LTM9005-Ax | • | 14 | | | Bits | | | Integral Linearity Error (Note 4) | IF = 140MHz, LTM9005-Ax | | | ±1 | | LSB | | | Differential Linearity Error | IF = 140MHz, LTM9005-Ax | | | ±0.5 | | LSB | # **GAIN CONTROL** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}\text{C}$ . $V_{CC1} = 3.3V$ , RF Input = -1dBFS. | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |--------|-----------------------|----------------------------------------|---|-----|-------------|-----|--------| | | Gain Adjustment Range | | | | 20 | | dB | | | Forward Current Range | | • | 0 | | 10 | mA | | | Response Time | 10% to 90% Gain Current Step | | | 1.5 | | μs | | | Input Impedance | XX MHz, 0.1 < I <sub>GAIN</sub> < 10mA | | | 50 | | Ω | | | Input Noise Density | 1dB SNR Degradation | | | 8 | | nV/√Hz | | | Control Voltage | Maximum Gain<br>Gain –20dB | | | 3.3<br>2.55 | | V<br>V | # **DYNAMIC ACCURACY** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ . (Note 3). All specifications apply at maximum gain setting. | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |---------|--------------------------------------------------------------|--------------------------------------------------------------------------------------|------------|--------------|------------|----------| | SNR | Signal-to-Noise Ratio at -1dBFS, within the RF Passband | LTM9005-AA<br>RF = 1950MHz, LO = 1810MHz<br>LTM9005-AB<br>RF = 1950MHz, LO = 1810MHz | TBD<br>TBD | 67.2<br>67 | TBD<br>TBD | dB<br>dB | | SFDR | Spurious Free Dynamic Range at -1dBFS<br>2nd or 3rd Harmonic | LTM9005-AA<br>RF = 1950MHz, LO = 1810MHz<br>LTM9005-AB<br>RF = 1950MHz, LO = 1810MHz | TBD<br>TBD | 75<br>75 | TBD<br>TBD | dB<br>dB | | SFDR | Spurious Free Dynamic Range at –1dBFS<br>4th or Higher | LTM9005-AA<br>RF = 1950MHz, LO = 1810MHz<br>LTM9005-AB<br>RF = 1950MHz, LO = 1810MHz | TBD<br>TBD | 93.5<br>93.5 | TBD<br>TBD | dB<br>dB | | S/(N+D) | Signal-to-Noise Plus Distortion Ratio at –1dBFS | LTM9005-AA<br>RF = 1950MHz, LO = 1810MHz<br>LTM9005-AB<br>RF = 1950MHz, LO = 1810MHz | TBD<br>TBD | 60.5<br>62 | TBD<br>TBD | dB<br>dB | | IMD3 | Intermodulation Distortion at –7dBFS per Tone | LTM9005-AA<br>RF = 1950MHz, LO = 1810MHz<br>LTM9005-AB<br>RF = 1950MHz, LO = 1810MHz | TBD<br>TBD | 72.5<br>72.5 | TBD<br>TBD | dB<br>dB | # **DIGITAL INPUTS AND OUTPUTS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25\,^{\circ}\text{C}$ . (Note 3) | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |-----------------------------|--------------------------------|-------------------------------------------------|---|-----|---------------|-----|-------| | Logic Inp | outs (CLK, OE, ADCSHDN) | | | | | | | | $V_{IH}$ | High Level Input Voltage | V <sub>DD</sub> = 3V | • | 2 | | | V | | $V_{IL}$ | Low Level Input Voltage | $V_{DD} = 3V$ | • | | | 0.8 | V | | I <sub>IN</sub> | Input Current | V <sub>IN</sub> = 0V to V <sub>DD</sub> | • | -10 | | 10 | μА | | C <sub>IN</sub> | Input Capacitance | (Note 6) | | | 3 | | pF | | Amplifier | r Shutdown (AMP1SHDN, AMP2SHDN | ) | | | | | | | $\overline{V_{IH}}$ | High Level Input Voltage | $V_{CC2} = V_{CC3} = 3V$ | • | 2.4 | | | V | | $V_{IL}$ | Low Level Input Voltage | V <sub>CC2</sub> = V <sub>CC3</sub> = 3V | • | | | 0.8 | V | | I <sub>IH</sub> | Input High Current | $V_{CC2} = V_{CC3} = 3V, V_{IN} = 2V$ | | | 1.3 | | μА | | I <sub>IL</sub> | Input Low Current | $V_{CC2} = V_{CC3} = 3V, V_{IN} = 0.8V$ | | | 0.1 | | μА | | Mixer En | able (EN) | · | | | | | | | V <sub>IH</sub> | High Level Input Voltage | V <sub>CC1</sub> = 3.3V | • | 2.7 | | | V | | $V_{IL}$ | Low Level Input Voltage | V <sub>CC1</sub> = 3.3V | • | | | 0.3 | V | | I <sub>IN</sub> | Input Current | V <sub>IN</sub> = 0V to V <sub>CC1</sub> | • | | 53 | 90 | μА | | | Turn-ON Time | | | | 2.8 | | μs | | | Turn-OFF Time | | | | 2.9 | | μs | | Analog Ir | nputs (Mode, SENSE) | · | | | | | - | | I <sub>MODE</sub> | MODE Input Leakage | | • | -3 | | 3 | μА | | I <sub>SENSE</sub> | SENSE Input Leakage | 0V < SENSE < 1V | • | -3 | | 3 | μА | | Logic Ou | tputs | | | | | | | | <b>OV</b> <sub>DD</sub> = 3 | V | | | | | | | | $\overline{C_{OZ}}$ | Hi-Z Output Capacitance | OE = 3V (Note 6) | | | 3 | | pF | | I <sub>SOURCE</sub> | Output Source Current | V <sub>OUT</sub> = 0V | | | 50 | | mA | | I <sub>SINK</sub> | Output Sink Current | V <sub>OUT</sub> = 3V | | | 50 | | mA | | $\overline{V_{OH}}$ | High Level Output Voltage | $I_0 = -10\mu A$ $I_0 = -200\mu A$ | • | 2.7 | 2.995<br>2.99 | | V | | $\overline{V_{0L}}$ | Low Level Output Voltage | I <sub>O</sub> = 10μA<br>I <sub>O</sub> = 1.6mA | • | | 0.005<br>0.09 | 0.4 | V | | 0V <sub>DD</sub> = 2 | .5V | 1.2 | | | | | | | $\overline{V_{OH}}$ | High Level Output Voltage | I <sub>0</sub> = -200μA | | | 2.49 | | V | | V <sub>OL</sub> | Low Level Output Voltage | I <sub>0</sub> = 1.6mA | | | 0.09 | | V | | 0V <sub>DD</sub> = 1 | <del></del> | 1.7 | 1 | | | | | | V <sub>OH</sub> | High Level Output Voltage | I <sub>0</sub> = -200μA | | | 1.79 | | V | | $V_{0L}$ | Low Level Output Voltage | I <sub>0</sub> = 1.6mA | | | 0.09 | | V | # **POWER REQUIREMENTS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ . (Note 3) | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |------------------------|------------------------------------------|------------------------------------------------------------------------------------|---|------|------|-------|-------| | V <sub>CC1</sub> | Mixer Supply Range | | • | 2.9 | 3.3 | 3.6 | V | | $V_{CC2}$ | First Amplifier Supply Range | | • | 2.85 | 3.3 | 3.465 | V | | V <sub>CC3</sub> | Second Amplifier Supply Range | | • | 2.85 | 3.3 | 3.465 | V | | $V_{DD}$ | ADC Analog Supply Voltage | | • | 2.85 | 3.3 | 3.465 | V | | OV <sub>DD</sub> | ADC Digital Output Supply Voltage | | • | 0.5 | 3.3 | 3.6 | V | | I <sub>CC1</sub> | Mixer Supply Current | EN = 3V | • | | 82 | 92 | mA | | I <sub>CC1(SHDN)</sub> | Mixer Shutdown Supply Current | EN = 0V | • | | | 100 | μА | | I <sub>CC2</sub> | First Amplifier Supply Current | AMP1SHDN = 0V | • | | 90 | 105 | mA | | I <sub>CC2(SHDN)</sub> | First Amplifier Shutdown Supply Current | AMP1SHDN = 3V | • | | | 3 | mA | | I <sub>CC3</sub> | Second Amplifier Supply Current | AMP2SHDN = 0V | • | | 90 | 105 | mA | | I <sub>CC3(SHDN)</sub> | Second Amplifier Shutdown Supply Current | AMP2SHDN = 3V | • | | | 3 | mA | | I <sub>DD</sub> | ADC Supply Current | ADCSHDN = 0V | • | | 132 | 156 | mA | | P <sub>D(SHDN)</sub> | Power Dissipation in Shutdown | EN = 0V, AMP1SHDN = AMP2SHDN =<br>ADCSHDN = 3V, OE = 3V, No RF, No LO, No CLK | | | TBD | | mW | | $P_{D(NAP)}$ | ADC Nap Mode Power | EN = 0V, AMP1SHDN = AMP2SHDN =<br>ADCSHDN = 3V, OE = 0V, No RF, No LO, No CLK | | | 15 | | mW | | P <sub>D(TOTAL)</sub> | Total Power Dissipation | EN = 3V, AMP1SHDN = AMP2SHDN =<br>ADCSHDN = 0V, OE = 0V, f <sub>SAMPLE</sub> = MAX | | | 1200 | | mW | # **TIMING CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ . (Note 3) | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |---------------------|-----------------------------------------------|-------------------------------------------------------------------------|---|----------|-----|------------|-------------------| | f <sub>s</sub> | Sampling Frequency | | • | 1 | | 125 | MHz | | t <sub>L</sub> | CLK Low Time | Duty Cycle Stabilizer Off (Note 6)<br>Duty Cycle Stabilizer On (Note 6) | • | 3.8<br>3 | 4 | 500<br>500 | ns<br>ns | | t <sub>H</sub> | CLK High Time | Duty Cycle Stabilizer Off (Note 6)<br>Duty Cycle Stabilizer On (Note 6) | • | 3.8<br>3 | 4 | 500<br>500 | ns<br>ns | | t <sub>AP</sub> | Sample-and-Hold Aperture Delay | Figure 1 (Note 6, Note 7) | | | 0 | | ns | | t <sub>JITTER</sub> | Sample-and-Hold Acquisition Delay Time Jitter | (Note 6, Note 7) | | | 0.2 | | ps <sub>RMS</sub> | | t <sub>D</sub> | CLK to DATA delay | C <sub>L</sub> = 5pF (Note 6) | • | 1.4 | 2.7 | 5.4 | ns | | | DATA Access Time After <del>OE</del> ↓ | C <sub>L</sub> = 5pF (Note 6) | • | | 4.3 | 10 | ns | | | BUS Relinquish Time | (Note 6) | • | | 3.3 | 8.5 | ns | | | Pipeline Latency | | | | 5 | | Cycles | **Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime. **Note 2:** All voltage values are with respect to ground with GND and OGND wired together (unless otherwise noted). Note 3: $V_{CC1}$ = 3.3V, $V_{CC2}$ = $V_{CC3}$ = $V_{DD}$ = 3V, AMP1SHDN = AMP2SHDN = ADCSHDN = 0V, EN = 3.3V, $f_{SAMPLE}$ = 125MHz, RF input power = -10dBm. **Note 4:** Integral nonlinearity is defined as the deviation of a code from a "best fit straight line" to the transfer curve. The deviation is measured from the center of the quantization band. **Note 5:** Noise level superimposed on the GAIN pin at 140MHz required to generate spur above the noise floor. Note 6: Guaranteed by design, not subject to test. Note 7: Analog input measured at L8-L9 pads. LINEAR TECHNOLOGY ## TIMING DIAGRAM Figure 1. Digital Output Bus Timing ## TYPICAL PERFORMANCE CHARACTERISTICS ## LTM9005-AA: 64K Point 2-Tone FFT #### LTM9005-AA: 64K Point FFT, Maximum Gain #### LTM9005-AA: 64K Point FFT, Minimum Gain #### LTM9005-AA: 64K Point FFT, Maximum Gain #### LTM9005-AA: 64K Point FFT, Minimum Gain LTM9005-AA: IF Frequency Response #### LTM9005-AB: 64K Point FFT, Maximum Gain #### LTM9005-AB: 64K Point FFT, Minimum Gain ## LTM9005-AB: IF Frequency 9005p ## PIN FUNCTIONS **RF (Pin M3):** Single-Ended Input for the RF Signal. This pin is internally connected to the primary side of the RF input transformer, which has low DC resistance to ground. If the RF source is not DC blocked, then a series blocking capacitor must be used. The RF input is internally matched from 1.6GHz to 2.3GHz. Operation down to 400MHz or up to 3.8GHz is possible with simple external matching. **LO (Pin M6):** Single-Ended Input for the Local Oscillator Signal. This pin is internally connected to the primary side of the LO transformer, which is internally DC blocked. An external blocking capacitor is not required. The LO input is internally matched from 1GHz to 5GHz. Operation down to 380MHz is possible with simple external matching. **GAIN (Pin F1):** Cathode of PIN Diode. Sinking current from GAIN attenuates the signal. The forward voltage is approximately 1V and the output impedance is $50\Omega$ . **EN (Pin H1):** Mixer Enable Pin. Connecting EN to $V_{CC1}$ results in normal operation. Connecting EN to GND disables the mixer. The EN pin should not be left floating. **AMP1SHDN (Pin D4), AMP2SHDN (Pin L16):** Amplifier Enable Pins. Connecting AMPSHDN to GND results in normal operation. Connecting AMP1SHDN to $V_{CC2}$ disables the amplifier preceding the SAW filter and connecting AMP2SHDN to $V_{CC3}$ disables the amplifier following the SAW filter. It is recommended to tie AMP1SHDN, AMP2SHDN and ADCSHDN together and control with 3V logic. **CLK (Pin A11):** ADC Clock Input. The input sample starts on the positive edge. **ADCSHDN (Pin C13):** ADC Shutdown Mode Selection Pin. Connecting ADCSHDN to GND and $\overline{OE}$ to GND results in normal operation with the ADC outputs enabled. Connecting ADCSHDN to GND and $\overline{OE}$ to $V_{DD}$ results in normal operation with the outputs at high impedance. Connecting ADCSHDN to $V_{DD}$ and $\overline{OE}$ to GND results in nap mode with the outputs at high impedance. Connecting ADCSHDN to $V_{DD}$ and $\overline{OE}$ to $V_{DD}$ results in sleep mode with the outputs at high impedance. **OE** (**Pin C12**): Output Enable Pin. Refer to ADCSHDN pin function. **D0 – D13 (See Table for Pin Locations):** Digital Outputs. D13 is the MSB. **OF (Pin G15):** Over/Under Flow Output. High when an over or under flow has occurred. **MODE (Pin F15):** Output Format and Clock Duty Cycle Stabilizer Selection Pin. Connecting MODE to GND selects offset binary output format and turns the clock duty cycle stabilizer off. $1/3\ V_{DD}$ selects offset binary output format and turns the clock duty cycle stabilizer on. $2/3\ V_{DD}$ selects 2's complement output format and turns the clock duty cycle stabilizer on. $V_{DD}$ selects 2's complement output format and turns the clock duty cycle stabilizer off. **SENSE (Pin H12):** Reference Programming Pin. Connecting SENSE to V<sub>DD</sub> selects the internal reference and the default input range. Connecting SENSE to 1.5V selects the internal reference and a 3dB lower input range. An external reference greater than 0.5V and less than 1V applied to SENSE selects the external reference. A 1V external reference sets the input range equal to the default input range, a 0.5V external reference sets the input range 3dB lower and an external value between 0.5V and 1V sets the input range proportionally. **A8 (Pin A8):** Test Pin Used During Manufacturing Only. Connect directly to B8. Keep this connection free from noise. **A9 (Pin A9):** Test Pin Used During Manufacturing Only. Connect directly to B9. Keep this connection free from noise. **B8 (Pin B8):** Test Pin Used During Manufacturing Only. Connect directly to A8. Keep this connection free from noise. **B9 (Pin B9):** Test Pin Used During Manufacturing Only. Connect directly to A9. Keep this connection free from noise. ## PIN FUNCTIONS **L8 (Pin L8):** Test Pin Used During Manufacturing Only. Connect directly to M8. Keep this connection free from noise. **L9 (Pin L9):** Test Pin Used During Manufacturing Only. Connect directly to M9. Keep this connection free from noise. **M8 (Pin M8):** Test Pin Used During Manufacturing Only. Connect directly to L8. Keep this connection free from noise. **M9 (Pin M9):** Test Pin Used During Manufacturing Only. Connect directly to L9. Keep this connection free from noise. OGND (Pins A16, A17, B17, C16 and C17): Output Driver Ground. $OV_{DD}$ (Pins D16 and D17): Positive Supply for the Output Drivers. This supply is internally bypassed to GND. $OV_{DD}$ can be 0.5V to 3.6V. $V_{CC1}$ (Pins K1 and K2): 3.3V Supply Voltage for Mixer. $V_{CC1}$ is internally bypassed to GND. **V<sub>CC2</sub>** (**Pins B1 and C1**): 3.3V Supply Voltage for First Amplifier. V<sub>CC2</sub> is internally bypassed to GND. Can operate at 3V if desired. **V<sub>CC3</sub> (Pins M14 and M15):** 3.3V Supply Voltage for Second Amplifier. V<sub>CC3</sub> is internally bypassed to GND. Can operate at 3V if desired. $V_{DD}$ (Pins A13 and B13): 3.3V Supply Voltage for ADC. $V_{DD}$ is internally bypassed to GND. Can operate at 3V if desired. GND (See Table for Pin Locations): Module Ground. #### Pin Configuration | | Α | В | С | D | Е | F | G | Н | J | K | L | M | |----|----------|------------------|------------------|------------------|-----|------|-----|-------|-----|------------------|-----------|------------------| | 1 | GND | V <sub>CC2</sub> | V <sub>CC2</sub> | GND | GND | GAIN | GND | EN | GND | V <sub>CC1</sub> | GND | GND | | 2 | GND V <sub>CC1</sub> | GND | GND | | 3 | GND RF | | 4 | GND | GND | GND | AMP1 SHDN | GND | 5 | GND | 6 | GND LO | | 7 | GND | 8 | A8 | B8 | GND L8 | M8 | | 9 | A9 | В9 | GND L9 | M9 | | 10 | GND | 11 | CLK | GND | 12 | GND | GND | ŌĒ | GND | GND | GND | GND | SENSE | GND | GND | GND | GND | | 13 | $V_{DD}$ | $V_{DD}$ | ADC SHDN | GND | 14 | D0 | D2 | GND V <sub>CC3</sub> | | 15 | D1 | D3 | GND | GND | D5 | MODE | OF | GND | GND | GND | GND | V <sub>CC3</sub> | | 16 | OGND | D4 | OGND | OV <sub>DD</sub> | D6 | D9 | D11 | D13 | GND | GND | AMP2 SHDN | GND | | 17 | OGND | OGND | OGND | OV <sub>DD</sub> | D7 | D8 | D10 | D12 | GND | GND | GND | GND | Top View of LGA Package (Looking Through Component) ## **BLOCK DIAGRAM** Simplified Block Diagram ## **OPERATION** #### DESCRIPTION The LTM9005 is an integrated System in a Package (SiP) that includes a high-speed 14-bit A/D converter, two low-distortion fixed-gain amplifiers, a SAW filter, a continuously variable attenuator and an active mixer. The LTM9005 is designed for very compact IF sampling applications with RF input frequencies up to 3.8GHz. Typical applications include wireless base stations, remote radio heads and communications test instrumentation. All of the supply bypassing and passive filtering has been included inside the LTM9005 making the total solution size extremely small. Furthermore, the tight coupling makes the performance more consistent and less dependent on board layout. Great care has been taken to protect sensitive signals from noise within the $\mu$ Module package and isolate the RF section from the digital section. The overall gain is optimized for the dynamic range of the ADC relative to the RF input level allowed by the mixer. The equivalent cascaded noise figure is 16dB. The RF input level for -1dBFs is typically -19dBm. The following sections describe the operation of each functional element. The SiP technology allows the LTM9005 to be customized and this is described in the Semi-Custom Options section. The outline of the remaining sections follows the basic functional elements as shown in Figure 2. Figure 2. Basic Functional Elements The Applications section describes the design considerations and recommendations for interfacing to the key ports and functions as well as board layout in the following order: - RF Input Port - LO Input Port - ADC Clock Input Port - GAIN Control Input - SENSE and Reference Input - Digital Outputs - Shutdown Control - Power Supplies - Layout #### **SEMI-CUSTOM OPTIONS** The µModule construction affords a new level of flexibility in application-specific standard products. Standard mixed-signal, IF and RF components can be integrated regardless of their process technology and matched with passive components to a particular application. The LTM9005-AA, as the first example, is configured with a 14-bit ADC sampling at rates up to 125Msps. The total system gain is 22dB of which 20dB is variable. The IF is fixed by the SAW filter at 140MHz with 16MHz bandwidth. The RF range is matched for 1.6GHz to 2.3GHz with external matching required to achieve 400MHz to 3.8GHz. However, other options are possible through Linear Technology's semi-custom development program. Linear Technology has in place a program to deliver other speed. resolution, RF/IF range, gain and filter configurations for nearly any specified application. ADC resolution and speed options range from 14-bits and 125Msps to 10-bits and 10Msps. The IF can be set from 70MHz to about 270MHz with bandwidths from a few MHz to about 60MHz. These semi-custom designs are based on existing ADCs, amplifiers, filters and mixers with appropriately modified matching networks. The final subsystem is then tested to the exact parameters defined for the application. The final result is a fully integrated, accurately tested and optimized solution in the same package. For more details on the semi-custom receiver subsystem program, contact Linear Technology. LINEAR TECHNOLOGY ## **OPERATION** ### **Down-Converting Mixer** The mixer stage consists of a high linearity double-balanced mixer, RF buffer amplifier, high speed limiting LO buffer amplifier and bias/enable circuits. The RF and LO inputs are both single ended. Low side or high side LO injection can be used. The RF input consists of an integrated transformer and a high linearity differential amplifier. The primary terminals of the transformer are connected to the RF input and ground. The secondary side of the transformer is internally connected to the amplifier's differential inputs. The LO input consists of an integrated transformer and high speed limiting differential amplifiers. The amplifiers are designed to precisely drive the mixer for the highest linearity and the lowest noise figure. #### **Attenuator** A dual PIN diode with common-cathode connection is used for continuously variable attenuation. The anodes are connected to the outputs of the mixer and pulled up to $V_{CC1}$ through 100nH inductors. The cathode includes a series $50\Omega$ resistor to GAIN. See the GAIN Control Input section for applications information. ## **First and Second Amplifiers** The amplifiers used in the LTM9005 are low noise and low distortion fully differential ADC drivers. The amplifiers are fully differential amplifiers with on chip feedback resistors. #### SAW Filter A high selectivity, surface acoustic wave (SAW) filter is integrated in the LTM9005. The SAW filter is a cavity package. Exposure to ultrasonic, such as in PCB cleaning following surface mount, may damage the internal bond wires. #### **Band-Pass Filter** An L-C bandpass filter follows the second amplifier to prevent aliasing and to minimize the noise contribution of the second amplifier. ### **Analog to Digital Converter** The analog-to-digital converter (ADC) is a CMOS pipelined multistep converter. The converter has six pipelined ADC stages; a sampled analog input will result in a digitized value five cycles later (see Digital Output Bus Timing). The CLK input is single-ended. The ADC has two phases of operation, determined by the state of the CLK input pin. Each pipelined stage contains an ADC, a reconstruction DAC and an interstage residue amplifier. In operation, the ADC quantizes the input to the stage and the quantized value is subtracted from the input by the DAC to produce a residue. The residue is amplified and output by the residue amplifier. Successive stages operate out of phase so that when the odd stages are outputting their residue, the even stages are acquiring that residue and visa versa. When CLK is low, the analog input is sampled differentially directly onto the input sample-and-hold capacitors. At the instant that CLK transitions from low to high, the sampled input is held. While CLK is high, the held input voltage is buffered by the S/H amplifier which drives the first pipelined ADC stage. The first stage acquires the output of the S/H during this high phase of CLK. When CLK goes back low, the first stage produces its residue which is acquired by the second stage. At the same time, the input S/H goes back to acquiring the analog input. When CLK goes back high, the second stage produces its residue which is acquired by the third stage. An identical process is repeated for the third, fourth and fifth stages, resulting in a fifth stage residue that is sent to the sixth stage ADC for final evaluation. Each ADC stage following the first has additional range to accommodate flash and amplifier offset errors. Results from all of the ADC stages are digitally synchronized such that the results can be properly combined in the correction logic before being sent to the output buffer. ### **RF Input Port** The RF input is shown in Figure 3 and is internally matched from 1.6GHz to 2.3GHz, requiring no external components over this frequency range. The input return loss, shown in Figure 4, is typically 12dB at the band edges. The input match at the lower band edge can be optimized with a shunt 4.7pF capacitor at Pin M3, which improves the 700MHz return loss to greater than 20dB. Likewise, the 900MHz match can be improved to greater than 25dB with a shunt 2.7pF capacitor. A series 5.6nH inductor will optimize return loss at 1.95GHz. Measured RF input return losses for these three cases are also plotted in Figure 4. Figure 3. RF Input Schematic Figure 4. Series Reactance Matching RF input impedance and S11 versus frequency (with no external matching) are listed in Table 1 and referenced to Pin M3. The S11 data can be used with a microwave circuit simulator to design custom matching networks and simulate board-level interfacing to the RF input filter. Table 1 | FREQUENCY<br>(MHz) | INP<br>IMPEDAI | | MAGNITUDE | ANGLE | |--------------------|----------------|------|-----------|--------| | 500 | 23.0 | 7.7 | 0.58 | 135.6 | | 600 | 27.5 | 7.0 | 0.53 | 128.4 | | 700 | 31.1 | 6.0 | 0.48 | 123.2 | | 800 | 35.9 | 4.6 | 0.43 | 115.6 | | 900 | 39.9 | 3.2 | 0.37 | 109.4 | | 1000 | 45.8 | 1.3 | 0.32 | 98.7 | | 1100 | 50.4 | -0.1 | 0.25 | 89.1 | | 1200 | 56.7 | -1.4 | 0.20 | 71.1 | | 1300 | 59.3 | -1.2 | 0.15 | 54.0 | | 1400 | 63.4 | -0.6 | 0.12 | 17.6 | | 1500 | 61.0 | 0.5 | 0.11 | -21.1 | | 1600 | 60.5 | 1.4 | 0.15 | -50.5 | | 1700 | 54.7 | 0.9 | 0.18 | -75.1 | | 1800 | 49.2 | -0.2 | 0.23 | -92.1 | | 1900 | 42.6 | -1.8 | 0.28 | -107.7 | | 2000 | 37.8 | -3.1 | 0.33 | -117.1 | | 2100 | 31.9 | -4.3 | 0.38 | -128.5 | | 2200 | 28.6 | -4.8 | 0.41 | -135.4 | | 2300 | 23.9 | -4.9 | 0.45 | -145.1 | | 2400 | 21.1 | -4.4 | 0.47 | -152.7 | | 2500 | 18.2 | -3.9 | 0.51 | -159.3 | | 2600 | 17.0 | -2.7 | 0.51 | -166.3 | | 2700 | 15.1 | -1.2 | 0.54 | -174.4 | | 2800 | 15.2 | 0.7 | 0.53 | 176.6 | | 2900 | 14.4 | 2.3 | 0.56 | 169.8 | | 3000 | 16.6 | 4.6 | 0.56 | 158.0 | #### **RF Input Overload** In the event of an overload condition at the RF input, (Applications to provide additional text following characterization). ### **LO Input Port** The LO input, shown in Figure 5, is internally matched from 1GHz to 5GHz. The input match can be shifted down to 840MHz, with a 1.5pF shunt capacitor on Pin M6. This is shown in Figure 6. The LO input can also be optimized for 1.81GHz by installing a 3.3nH series inductor and a 1.5pF shunt capacitor as shown in Figure 5. The optimum LO drive is –3dBm for LO frequencies above 1.2GHz, although the amplifiers are designed to accommodate several dB of LO input power variation without significant mixer performance variation. Below 1.2GHz, 0dBm LO drive is recommended for optimum noise figure, although –3dBm will still deliver good conversion gain and linearity. Figure 5. LO Input Schematic Figure 6. LO Input Return Loss Custom matching networks can be designed using the port impedance data listed in Table 2. This data is referenced to the LO pin with no external matching. Table 2 | FREQUENCY<br>(MHz) | $\begin{array}{c} \text{INPUT} \\ \text{IMPEDANCE} \left(\Omega\right) \end{array}$ | | MAGNITUDE | ANGLE | |--------------------|-------------------------------------------------------------------------------------|------|-----------|--------| | 500 | 12.4 | -2.4 | 0.61 | -170.4 | | 600 | 17.1 | 3.1 | 0.52 | 164.3 | | 700 | 26.7 | 4.7 | 0.42 | 140.3 | | 800 | 41.1 | 2.3 | 0.31 | 109.8 | | 900 | 56.7 | -1.5 | 0.22 | 72.2 | | 1000 | 70.6 | -1.9 | 0.19 | 24.1 | | 1100 | 74.4 | 2.0 | 0.21 | -18.6 | | 1200 | 71.3 | 4.3 | 0.24 | -42.2 | | 1300 | 62.5 | 3.5 | 0.27 | -64.2 | | 1400 | 57.2 | 2.2 | 0.29 | -75.5 | | 1500 | 50.2 | 0.1 | 0.31 | -89.5 | | 1600 | 46.9 | -0.9 | 0.30 | -96.8 | | 1700 | 42.3 | -2.1 | 0.30 | -107.3 | | 1800 | 40.0 | -2.4 | 0.29 | -113.6 | | 1900 | 38.5 | -2.6 | 0.29 | -118.3 | | 2000 | 38.1 | -2.4 | 0.27 | -121.9 | | 2100 | 37.8 | -2.3 | 0.26 | -123.6 | | 2200 | 38.2 | -1.9 | 0.23 | -127.1 | | 2300 | 39.0 | -1.7 | 0.22 | -125.3 | | 2400 | 39.7 | -1.5 | 0.20 | -126.6 | | 2500 | 42.3 | -1.2 | 0.19 | -117.0 | | 2600 | 42.4 | -1.2 | 0.19 | -116.7 | | 2700 | 41.5 | -1.6 | 0.22 | -115.6 | | 2800 | 38.2 | -2.0 | 0.24 | -126.0 | | 2900 | 37.9 | -2.3 | 0.26 | -123.6 | | 3000 | 33.8 | -2.9 | 0.29 | -133.3 | ## **LO Input Overload** Text to come. ### **Reference Operation** The LTM9005 includes an internal voltage reference that is internally bypassed. An external reference can be used or the internal reference can be configured for two pin selectable input ranges. Tying the SENSE pin to $V_{DD}$ selects the default range; tying the SENSE pin to 1.5V selects a 3dB lower range. Other voltage ranges in-between the pin selectable ranges can be programmed. An external reference can be used by applying its output directly or through a resistive divider to SENSE. It is not recommended to drive the SENSE pin with a logic device. The SENSE pin should be tied to the appropriate level as close to the converter as possible. If the SENSE pin is driven externally, note that this pin is filtered internally with a $50\Omega$ series resistor and a $0.1\mu F$ capacitor to ground. ## **ADC Clock Input** The CLK input can be driven directly with a CMOS or TTL level signal. A sinusoidal clock can also be used along with a low-jitter squaring circuit before the CLK pin (Figure 7). The noise performance of the ADC can depend on the clock signal quality as much as on the analog input. Any noise present on the CLK signal will result in additional aperture jitter that will be RMS summed with the inherent ADC aperture jitter. Figure 7. Sinusoidal Single-Ended CLK Driver In applications where jitter is critical, use as large an amplitude as possible. Also, if the ADC is clocked with a sinusoidal signal, filter the CLK signal to reduce wideband noise and distortion products generated by the source. Figure 8 and Figure 9 show alternatives for converting a differential clock to the single-ended CLK input. The use of a transformer provides no incremental contribution to phase noise. The LVDS or PECL to CMOS translators provide little degradation below 70MHz, but at 140MHz will degrade the SNR compared to the transformer solution. The nature of the received signals also has a large bearing on how much SNR degradation will be experienced. For high crest factor signals such as WCDMA or OFDM, the use of these translators will have a lesser impact. Figure 8. CLK Driver Using an LVDS or PECL to CMOS Converter Figure 9. LVDS or PECL CLK Drive Using a Transformer LINEAD TECHNOLOGY The transformer in the example may be terminated with the appropriate termination for the signaling in use. The use of a transformer with a 1:4 impedance ratio may be desirable in cases where lower voltage differential signals are considered. The center tap may be bypassed to ground through a capacitor close to the ADC if the differential signals originate on a different plane. The use of a capacitor at the input may result in peaking, and depending on transmission line length may require a $10\Omega$ to $20\Omega$ series resistor to act as both a lowpass filter for high frequency noise that may be induced into the clock line by neighboring digital signals, as well as a damping mechanism for reflections. #### **Maximum and Minimum Conversion Rates** The maximum conversion rate for the ADC is 125Msps. The lower limit of the sample rate is determined by the droop of the sample-and-hold circuits. The pipelined architecture of this ADC relies on storing analog signals on small valued capacitors. Junction leakage will discharge the capacitors. The specified minimum operating frequency for the LTM9005 is 1Msps. ## **Clock Duty Cycle Stabilizer** An optional clock duty cycle stabilizer circuit ensures high performance even if the input clock has a non 50% duty cycle. Using the clock duty cycle stabilizer is recommended for most applications. To use the clock duty cycle stabilizer, the MODE pin should be connected to $1/3V_{DD}$ or $2/3V_{DD}$ using external resistors. This circuit uses the rising edge of the CLK pin to sample the analog input. The falling edge of CLK is ignored and the internal falling edge is generated by a phase-locked loop. The input clock duty cycle can vary from 40% to 60% and the clock duty cycle stabilizer will maintain a constant 50% internal duty cycle. If the clock is turned off for a long period of time, the duty cycle stabilizer circuit will require a hundred clock cycles for the PLL to lock onto the input clock. For applications where the sample rate needs to be changed quickly, the clock duty cycle stabilizer can be disabled. If the duty cycle stabilizer is disabled, care should be taken to make the sampling clock have a 50% ( $\pm 5\%$ ) duty cycle. ## **GAIN Control Input** The total receiver gain is continuously adjustable using a PIN diode. Maximum gain is set by forcing GAIN to $V_{CC1}$ . Minimum gain is achieved by sinking approximately 10mA from the GAIN pin. If the gain is to be adjusted as part of an active control loop then the circuit in Figure 10 can be used. See Figure 11 for the transfer function. Figure 10. Automatic Gain Control Circuit Figure 11. Attenuator Characteristic The DAC used to control GAIN will contribute a nonnegligible amount of voltage noise. Noise on the gain control pin of the module will be converted to amplitude noise on the IF carrier. To minimize this effect, a DAC and buffer amplifier (if required) should be selected with the lowest possible level of voltage noise density at the output. In some applications it may be sufficient to permanently set the gain to a fixed level. This simplifies the circuitry as a fixed resistor to ground can be implemented. #### **DIGITAL OUTPUTS** Table 3 shows the relationship between the analog input voltage, the digital data bits, and the overflow bit. Table 3. Output Codes vs Input Voltage, LTM9005-AA | INPUT<br>(SENSE = V <sub>DD</sub> ) | 0F | D13 – D0<br>(Offset Binary) | D13 - D0<br>(2'S COMPLEMENT) | | |-------------------------------------|----|-----------------------------|------------------------------|--| | Overvoltage | 1 | 11 1111 1111 1111 | 01 1111 1111 1111 | | | Maximum | 0 | 11 1111 1111 1111 | 01 1111 1111 1111 | | | | 0 | 11 1111 1111 1110 | 01 1111 1111 1110 | | | | 0 | 10 0000 0000 0001 | 00 0000 0000 0001 | | | | 0 | 10 0000 0000 0000 | 00 0000 0000 0000 | | | | 0 | 01 1111 1111 1111 | 11 1111 1111 1111 | | | | 0 | 01 1111 1111 1110 | 11 1111 1111 1110 | | | | 0 | 00 0000 0000 0001 | 10 0000 0000 0001 | | | Minimum | 0 | 00 0000 0000 0000 | 10 0000 0000 0000 | | | Undervoltage | 1 | 00 0000 0000 0000 | 10 0000 0000 0000 | | #### **Digital Output Modes** Figure 12 shows an equivalent circuit for a single output buffer. Each buffer is powered by $OV_{DD}$ and OGND, isolated from the ADC power and ground. The additional N-channel transistor in the output driver allows operation down to low voltages. The internal resistor in series with the output makes the output appear as $50\Omega$ to external circuitry and may eliminate the need for external damping resistors. Figure 12. Digital Output Buffer As with all high speed/high resolution converters the digital output loading can affect the performance. The digital outputs of the ADC should drive a minimal capacitive load to avoid possible interaction between the digital outputs and sensitive input circuitry. For full speed operation, the capacitive load should be kept under 10pF. Lower OV<sub>DD</sub> voltages will also help reduce interference from the digital outputs. #### **Data Format** Using the MODE pin, the ADC parallel digital output can be selected for offset binary or 2's complement format. Connecting MODE to GND or $1/3V_{DD}$ selects straight binary output format. Connecting MODE to $2/3V_{DD}$ or $V_{DD}$ selects 2's complement output format. An external resistive divider can be used to set the $1/3V_{DD}$ or $2/3V_{DD}$ logic values. Table 5 shows the logic states for the MODE pin. Table 4. MODE Pin Function | MODE PIN | OUTPUT FORMAT | CLOCK DUTY CYCLE<br>Stabilizer | |--------------------|-----------------|--------------------------------| | 0 | Straight Binary | Off | | 1/3V <sub>DD</sub> | Straight Binary | On | | 2/3V <sub>DD</sub> | 2's Complement | On | | $V_{DD}$ | 2's Complement | Off | #### Overflow Bit When OF outputs a logic high the converter is either overranged or underranged. ### **Output Clock** The ADC has a delayed version of the CLK input available as a digital output, CLKOUT. The falling edge of the CLKOUT pin can be used to latch the digital output data. ## **Output Driver Power** Separate output power and ground pins allow the output drivers to be isolated from the analog circuitry. The power supply for the digital output buffers, $OV_{DD}$ , should be tied to the same supply that powers the logic being driven. For example, if the converter drives a DSP powered by a 1.8V supply, then $OV_{DD}$ should be tied to that same 1.8V supply. $OV_{DD}$ can be powered with any voltage from 500mV up to the $V_{DD}$ of the part. OGND can be powered with any voltage from GND up to 1V and must be less than $OV_{DD}$ . The logic outputs will swing between OGND and $OV_{DD}$ . ### **Output Enable** The outputs may be disabled with the output enable pin, $\overline{OE}$ . $\overline{OE}$ high disables all data outputs including OF. The data access and bus relinquish times are too slow to allow the outputs to be enabled and disabled during full speed operation. The output Hi-Z state is intended for use during long periods of inactivity. #### Shutdown Modes The LTM9005 provides several levels of shutdown. The mixer, both amplifiers and the ADC can all be shut down independently. Furthermore, the ADC may be placed in shutdown or nap modes to conserve power. Connecting ADCSHDN to GND results in normal operation. Connecting ADCSHDN to $V_{DD}$ and $\overline{\rm OE}$ to $V_{DD}$ results in sleep mode, which powers down all circuitry including the reference and the ADC typically dissipates 1mW. When exiting sleep mode, it will take milliseconds for the output data to become valid because the reference capacitors have to recharge and stabilize. Connecting ADCSHDN to $V_{DD}$ and OE to GND results in nap mode and the ADC typically dissipates 30mW. In nap mode, the on-chip reference circuit is kept on, so that recovery from nap mode is faster than that from sleep mode, typically taking 100 clock cycles. In both sleep and nap modes, all digital outputs are disabled and enter the Hi-Z state. ### **Amplifier Shutdown** When the ADC is in sleep or nap mode, it is recommended to shut down both the first and second amplifiers using their respective shutdown pins, AMP1SHDN and AMP2SHDN. Connecting AMPSHDN to GND results in normal operation. Connecting AMP1SHDN to $V_{CC2}$ disables the amplifier preceding the SAW filter and connecting AMP2SHDN to $V_{CC3}$ disables the amplifier following the SAW filter. It is recommended to tie AMP1SHDN, AMP2SHDN and ADCSHDN together and control with 3V logic. #### **Mixer Enable Interface** The mixer is enabled and shut down differently than the other functions in the LTM9005. The voltage necessary to turn on the mixer is 2.7V. To disable the mixer, the enable voltage must be less than 0.3V. If the EN pin is allowed to float, the mixer will tend to remain in its last operating state. Thus it is not recommended that the enable function be used in this manner. If the shutdown function is not required, then the EN pin should be connected directly to $V_{\rm CC1}$ . ### **Supply Sequencing** The $V_{CC}$ pins provide the supplies to the mixer and both amplifiers. The $V_{DD}$ pin provides the supply to the ADC. Each $V_{CC}$ pin is brought out separately and internally bypassed. The mixer, both amplifiers and the ADC are separate integrated circuits within the LTM9005; however, there are no supply sequencing considerations beyond standard practice. It is recommended that all supply inputs use the same low noise, 3.3V supply, but the ADC and the amplifiers may be operated from a lower voltage level if desired. All three rails can operate from the same 3.3V linear regulator but place a ferrite bead between the supply pins. Separate linear regulators can be used without additional supply sequencing circuitry if they have common input supplies. ### **Grounding and Bypassing** The LTM9005 requires a printed circuit board with a clean unbroken ground plane; a multilayer board with an internal ground plane is recommended. The pinout of the LTM9005 has been optimized for a flow-through layout so that the interaction between inputs and digital outputs is minimized. The placement of critical pads allows for those signals to be routed on the top layer. The ground planes within the LTM9005 are broken in to three areas: RF ground, IF ground and digital ground. The mixer ( $V_{CC1}$ ) and first amplifier ( $V_{CC2}$ ) return to RF ground. In Figure 13, this area is to the left of the line starting between pads M6 and M7 and ending between pads A10 and A11. The RF ground plane is bridged to the IF ground plane by the SAW filter. All GND pins can connect to the same ground plane. It is not necessary to break these ground planes on the circuit board but the pads are separated and available for use. The second amplifier ( $V_{CC3}$ ) and the analog portion of the ADC ( $V_{DD}$ ) return to IF ground. All GND pads to the right of line described above are IF ground. The IF ground plane is bridged to the digital ground plane by the ADC die. The digital ground plane uses the OGND pads and extends under all of the digital output pads. The LTM9005 is internally bypassed with the mixer ( $V_{CC1}$ ), first amplifier ( $V_{CC2}$ ), second amplifier ( $V_{CC3}$ ) and ADC ( $V_{DD}$ ) supplies returning to ground (GND). The digital output supply ( $OV_{DD}$ ) is returned to OGND. Additional bypass capacitance is optional and may be required if power supply noise is significant. #### **Heat Transfer** Most of the heat generated by the LTM9005 is transferred through the bottom-side ground pads. For good electrical and thermal performance, it is critical that all ground pins are connected to a ground plane of sufficient area with as many vias as possible. Figure 13 ### **Recommended Layout** The high integration of the LTM9005 makes the PCB board layout very simple and easy. However, to optimize its electrical and thermal performance, some layout considerations are still necessary. - Use large PCB copper areas for ground. This helps to dissipate heat in the package through the board and also helps to shield sensitive on-board analog signals. Common ground (GND) and output ground (OGND) are electrically isolated on the LTM9005, but can be connected on the PCB underneath the part to provide a common return path. - Use multiple ground vias. Using as many vias as possible helps to improve the thermal performance of the board and creates necessary barriers sepa-rating analog and digital traces on the board at high frequencies. - Separate analog and digital traces as much as possible, using vias to create high-frequency barriers. This will reduce digital feedback that can reduce the signal-to-noise ratio (SNR) and dynamic range of the LTM9005. Connect pad A8 to B8 on the top layer with no other connections. These pads should not be connected to any other circuitry or ground. Keep these two pads free from noise. Connect A9 to B9, L8 to M8 and L9 to M9 in the same manner. Figure 14 through 17 give a good example of the recommended layout. The quality of the paste print is an important factor in producing high yield assemblies. It is recommended to use a type 3 or 4 printing no-clean solder paste. The solder stencil design should follow the guidelines outlined in Application Note 100. Avoid ultrasonic cleaning. The LTM9005 employs gold-finished pads for use with Pb-based or tin-based solder paste. It is inherently Pb-free and complies with the JEDEC (e4) standard. The materials declaration is available online at http://www.linear.com/leadfree/mat\_dec.jsp. Figure 14. Layer 1 Figure 16. Layer 3 Figure 15. Layer 2 Figure 17. Layer 4 ## PACKAGE DESCRIPTION # LGA Package 204-Lead (22mm $\times$ 15mm $\times$ 4.32mm) (Reference LTC DWG # 05-08-1841 Rev Ø) +×<sub>Y</sub> △ aaa Z 0.12 - 0.28 PAD 1 CORNER 4 - 0.27 - 0.37 3.95 - 4.05 DETAIL B △ aaa Z \_ 13.97 BSC PACKAGE TOP VIEW 3 PACKAGE BOTTOM VIEW DETAIL A DETAIL B 0.635 ±0.025 SQ. 204x eee S X Y DETAIL A NOTES: 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994 2. ALL DIMENSIONS ARE IN MILLIMETERS **L**INEAR 3 LAND DESIGNATION PER JESD MO-222 LTMXXXXXX DETAILS OF PAD #1 IDENTIFIER ARE OPTIONAL, BUT MUST BE LOCATED WITHIN THE ZONE INDICATED. THE PAD #1 IDENTIFIER MAY BE EITHER A MOLD OR MARKED FEATURE μModule 5. PRIMARY DATUM -Z- IS SEATING PLANE TRAY PIN 1 6. THE TOTAL NUMBER OF PADS: 204 BEVEL PACKAGE IN TRAY LOADING ORIENTATION SYMBOL TOLERANCE 0.15 aaa bbb 0.10 SUGGESTED PCB LAYOUT 0.05 eee ## TYPICAL APPLICATION ## **RELATED PARTS** | PART NUMBER | DESCRIPTION | COMMENTS | |------------------------------------------------|-------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------| | LTC2225 | 12-Bit, 10Msps ADC | 60mW, 71dB SNR, 5mm × 5mm QFN | | LTC2226 | 12-Bit, 25Msps ADC | 75mW, 71dB SNR, 5mm × 5mm QFN | | LTC2227 | 12-Bit, 40Msps ADC | 125mW, 71dB SNR, 5mm × 5mm QFN | | LTC2228 | 12-Bit, 65Msps ADC | 210mW, 71dB SNR, 5mm × 5mm QFN | | LTC2229 | 12-Bit, 80Msps ADC | 230mW, 70.6dB SNR, 5mm × 5mm QFN | | LTC2245 | 14-Bit, 10Msps ADC | 60mW, 74.4dB SNR, 5mm × 5mm QFN | | LTC2246 | 14-Bit, 25Msps ADC | 75mW, 74dB SNR, 5mm × 5mm QFN | | LTC2247 | 14-Bit, 40Msps ADC | 125mW, 74dB SNR, 5mm × 5mm QFN | | LTC2248 | 14-Bit, 65Msps ADC | 210mW, 74dB SNR, 5mm × 5mm QFN | | LTC2249 | 14-Bit, 80Msps ADC | 230mW, 73dB SNR, 5mm × 5mm QFN | | LTC2252 | 12-Bit, 105Msps, 3V ADC, Lowest Power | 320mW, 70.2dB SNR, 32-Pin QFN Package | | LTC2253 | 12-Bit, 125Msps ADC, 3V ADC, Lowest Power | 395mW, 70.2dB SNR, 32-Pin QFN Package | | LTC2254 | 14-Bit, 105Msps, 3V ADC, Lowest Power | 320mW, 72.4dB SNR, 88dB SFDR, 32-Pin QFN Package | | LTC2255 | 14-Bit, 125Msps ADC, 3V ADC, Lowest Power | 395mW, 72.5dB SNR, 88dB SFDR, 32-Pin QFN Package | | LT5527 | 400MHz to 3.7GHz, 5V High Signal Level<br>Downconverting Mixer | 23.5dBm IIP3 at 1.9GHz, NF = 12.5dB, Single-Ended RF and LO Ports | | LT5557 | 800MHz to 2.7GHz High Linearity Direct Conversion Quadrature Demodulator | 24.7dBm IIP3 at 1.9GHz, NF = 11.7dB, Single-Ended RF and LO Ports, 3.3V Supply | | LTC6400-8/LTC6400-14/<br>LTC6400-20/LTC6400-26 | Low Noise, Low Distortion Differential Amplifier for 300MHz IF, Fixed Gain of 8dB, 14dB, 20dB or 26dB | 3V, 90mA, 39.5dBm OIP3 at 300MHz, 6dB NF | | LTC6401-8/LTC6401-14/<br>LTC6401-20/LTC6401-26 | Low Noise, Low Distortion Differential Amplifier for 140MHz IF, Fixed Gain of 8dB, 14dB, 20dB or 26dB | 3V, 45mA, 45.5dBm OIP3 at 140MHz, 6dB NF | | LTM9001 | 16-Bit, High-Speed µModule Receiver | µModule Receiver with ADC, Fixed Gain Amplifier and Anti-Alias Filter in 11.25mm × 11.25mm LGA | | LTM9002 | 14-Bit, High-Speed Dual µModule Receiver | µModule Receiver with Dual ADC, Dual Amplifiers, Anti-Alias Filters and a Dual Trim DAC in 15mm × 11.25mm LGA | | LTM9003 | 12-Bit, Digital Predistortion µModule Receiver | RF Mixer, IF Amplifier, 125MHz Bandpass Filter, 12-Bit 250Msps ADC in 15mm × 11.25mm LGA | | LTM9004 | 14-Bit, Direct Conversion µModule Receiver | I/Q Demodulator, Baseband Amplifiers, Lowpass Filters Up to 20MHz,<br>Dual 14-Bit 125Msps ADC in 22mm × 15mm LGA | LT 1111 · PRINTED IN USA LITEAN TECHNOLOGY © LINEAR TECHNOLOGY CORPORATION 2011