

www.ti.com SLOS688 – SEPTEMBER 2010

# Fully Integrated, 8-Channel Ultrasound Analog Front End for Ultrasound with Passive CW Mixer, 0.75nV/rtHz, 12/14-Bit, 65MSPS, 149mW/CH

Check for Samples: AFE5808

### **FEATURES**

- 8-Channel Complete Analog Front-End
  - LNA, VCA, PGA, LPF, ADC, and CW Mixer
- Programmable Gain Low-Noise Amplifier (LNA)
  - 24/18/12 dB Gain
  - 0.25/0.5/1.0 Vpp Linear Input Range
  - 0.63/0.7/0.9 nV/rtHz Input Refered Noise
  - Programmable Active Termination
- 40 dB Low Noise Voltage Controlled Attenuator (VCA)
- 24/30 dB Programmable Gain Amplifier (PGA)
- 3<sup>rd</sup> Order Linear Phase Low-Pass Filter (LPF)
  - 10, 15, 20, 30 MHz
- 14-bit Analog to Digital Converter (ADC)
  - 77 dBFS SNR at 65 MSPS
  - LVDS Outputs
- Noise/Power Optimizations (Full Chain)
  - 149 mW/CH at 0.75 nV/rtHz, 65 MSPS
  - 93 mW/CH at 1.1 nV/rtHz, 40 MSPS
  - 80 mW/CH at CW Mode
- Excellent Device-to-Device Gain Matching
  - ±0.5 dB(typical) and ±0.9 dB(max)
- Low Harmonic Distortion
- Fast and Consistent Overload Recovery
- Passive Mixer for Continuous Wave Doppler(CWD)
  - Low Close-in Phase Noise –156 dBc/Hz at 1 KHz off 2.5 MHz Carrier
  - Phase Resolution of 1/16λ
  - Support 16X, 8X, 4X and 1X CW Clocks
  - 12dB Suppression on 3<sup>rd</sup> and 5<sup>th</sup> Harmonics
  - Flexible Input Clocks
- Small Package: 15 mm x 9 mm, 135-BGA

#### **APPLICATIONS**

- Medical Ultrasound Imaging
- Nondestructive Evaluation Equipments

#### DESCRIPTION

The AFE5808 is a highly integrated Analog Front-End (AFE) solution specifically designed for ultrasound systems in which high performance and small size are required. The AFE5808 integrates a complete time-gain-control (TGC) imaging path and a continuous wave Doppler (CWD) path. It also enables users to select one of various power/noise combinations to optimize system performance. Therefore, the AFE5808 is a suitable ultrasound analog front end solution not only for high-end systems, but also for portable ones.

The AFE5808 contains eight channels of Low-noise amplifier (LNA), Voltage Controlled Attenuator (VCA), Programmable Gain Amplifier (PGA), Low-pass Filter (LPF), 12/14-bit Analog-to-Digital Converter (ADC), and CW mixer. The LNA gain is programmable to support 250 mVpp to 1 Vpp input signals. Programmable active termination is also supported by the LNA. The ultra-low noise VCA provides an attenuation control range of 40dB and improves overall low gain SNR which benefits harmonic imaging and near field imaging. The PGA provides gain options of 24 dB and 30 dB. Before the ADC, a LPF can be configured as 10 MHz, 15 MHz, 20 MHz or 30 MHz to support ultrasound applications with different frequencies. The high-performance 14 bit/65 MSPS ADC in the AFE5808 achieves 77 dBFS SNR. It ensures excellent SNR at low chain gain. The ADC's LVDS outputs enable flexible system integration desired for miniaturized systems. The AFE5808 also integrates a low power passive mixer and a low noise summing amplifier to accomplish on-chip **CWD** beamformer. 16 selectable phase-delays can be applied to each analog input signal. Meanwhile a unique 3<sup>rd</sup> and 5<sup>th</sup> order harmonic suppression filter is implemented to enhance CW sensitivity.

The AFE5808 is available in a 15mm  $\times$  9mm, 135-pin BGA package and it is specified for operation from 0°C to 85°C. It is also pin-to-pin compatible to the AFE5807.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

SLOS688-SEPTEMBER 2010 www.ti.com



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.



Figure 1. Block Diagram

## PACKAGING/ORDERING INFORMATION(1)(2)

| PRODUCT | PACKAGE OPERATING |             | ORDERING NUMBER | TRANSPORT MEDIA,<br>QUANTITY | ECO STATUS <sup>(1)</sup> |  |
|---------|-------------------|-------------|-----------------|------------------------------|---------------------------|--|
| AFE5808 | ZCF               | 0°C to 85°C | AFE5808ZCF      | Tray, 160                    | Pb-Free, Green            |  |

- For the most current package and ordering information see the Package Option Addendum at the end of this document, or see the TI
- These packages conform to Lead (Pb)-free and green manufacturing specifications. Additional details including specific material content can be accessed at www.ti.com/leadfree. GREEN: TI defines Green to mean Lead (Pb)-Free and in addition, uses less package materials that do not contain halogens, including bromine (Br), or antimony (Sb) above 0.1% of total product weight. N/A: Not yet available Lead (Pb)-Free; for estimated conversion dates, go to www.ti.com/leadfree . Pb-FREE: Tl defines Lead (Pb)-Free to mean RoHS compatible, including a lead concentration that does not exceed 0.1% of total product weight, and, if designed to be soldered, suitable for use in specified lead-free soldering processes.

**PRODUCT PREVIEW** 



www.ti.com SLOS688 – SEPTEMBER 2010

### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted)(1)

|                                                               |                           | VALUE                          | UNIT |
|---------------------------------------------------------------|---------------------------|--------------------------------|------|
|                                                               | AVDD                      | -0.3 to 3.9                    | V    |
| Supply voltage                                                | AVDD_ADC                  | -0.3 to 2.2                    | V    |
| range                                                         | AVDD_5V                   | -0.3 to 6                      | V    |
|                                                               | DVDD                      | -0.3 to 2.2                    | V    |
| Voltage between A                                             | AVSS and LVSS             | -0.3 to 0.3                    | V    |
| Voltage at analog                                             | inputs and digital inputs | -0.3 to min [3.6,AVDD+0.3]     | V    |
| Voltage at digital of                                         | putputs                   | -0.3 to min [2.2,AVDD_ADC+0.3] | V    |
| Peak solder temperature (2)                                   |                           | 260                            | °C   |
| Maximum junction temperature (T <sub>J</sub> ), any condition |                           | 105                            | °C   |
| Storage temperatu                                             | ire range                 | -55 to 150                     | °C   |
| Operating temperature range                                   |                           | 0 to 85                        | °C   |
|                                                               | НВМ                       | 2000                           | V    |
| ESD Ratings                                                   | CDM                       | 500                            | V    |
|                                                               | MM                        | 100                            | V    |

<sup>(1)</sup> Stresses above those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied Exposure to absolute maximum rated conditions for extended periods may degrade device reliability.

## THERMAL INFORMATION

|                  |                                              | AFE5808  |       |
|------------------|----------------------------------------------|----------|-------|
|                  | THERMAL METRIC <sup>(1)</sup>                | BGA      | UNITS |
|                  |                                              | 135 PINS |       |
| $\theta_{JA}$    | Junction-to-ambient thermal resistance       | 34.1     |       |
| $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance    | 5        |       |
| $\theta_{JB}$    | Junction-to-board thermal resistance         | 11.5     | °C/W  |
| ΨЈТ              | Junction-to-top characterization parameter   | 0.2      | C/VV  |
| ΨЈВ              | Junction-to-board characterization parameter | 10.8     |       |
| $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance | n/a      |       |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

#### RECOMMENDED OPERATING CONDITIONS

| PARAMETER                           | MIN  | MAX  | UNIT |
|-------------------------------------|------|------|------|
| AVDD                                | 3.15 | 3.45 | V    |
| AVDD_ADC                            | 1.7  | 1.9  | V    |
| DVDD                                | 1.7  | 1.9  | V    |
| AVDD_5V                             | 4.75 | 5.25 | V    |
| Ambient Temperature, T <sub>A</sub> | 0    | 85   | °C   |

Copyright © 2010, Texas Instruments Incorporated

<sup>(2)</sup> Device complies with JSTD-020D.

SLOS688 – SEPTEMBER 2010 www.ti.com

## **DEVICE INFORMATION**

## PIN CONFIGURATION Top View ZCF (BGA-135)

|   |              | <b>`</b>     |          |        |       |          |          |            |          |
|---|--------------|--------------|----------|--------|-------|----------|----------|------------|----------|
|   | 1            | 2            | 3        | 4      | 5     | 6        | 7        | 8          | 9        |
| Α | AVDD         | INP8         | INP7     | INP6   | INP5  | INP4     | INP3     | INP2       | INP1     |
| В | CM_BYP       | ACT8         | ACT7     | ACT6   | ACT5  | ACT4     | ACT3     | ACT2       | ACT1     |
| С | AVSS         | INM8         | INM7     | INM6   | INM5  | INM4     | INM3     | INM2       | INM1     |
| D | AVSS         | AVSS         | AVSS     | AVSS   | AVSS  | AVSS     | AVSS     | AVDD       | AVDD     |
| E | CW_IP_AMPINP | CW_IP_AMPINM | AVSS     | AVSS   | AVSS  | AVSS     | AVSS     | AVDD       | AVDD     |
| F | CW_IP_OUTM   | CW_IP_OUTP   | AVSS     | AVSS   | AVSS  | AVSS     | AVSS     | CLKP_16X   | CLKM_16X |
| G | AVSS         | AVSS         | AVSS     | AVSS   | AVSS  | AVSS     | AVSS     | CLKP_1X    | CLKM_1X  |
| Н | CW_QP_OUTM   | CW_QP_OUTP   | AVSS     | AVSS   | AVSS  | AVSS     | AVSS     | PDN_GLOBAL | RESET    |
| J | CW_QP_AMPINP | CW_QP_AMPINM | AVSS     | AVSS   | AVSS  | AVDD_ADC | AVDD_ADC | PDN_VCA    | SCLK     |
| K | AVDD         | AVDD_5V      | VCNTLP   | VCNTLM | VHIGH | AVSS     | DNC      | AVDD_ADC   | SDATA    |
| L | CLKP_ADC     | CLKM_ADC     | AVDD_ADC | REFM   | DNC   | DNC      | DNC      | PDN_ADC    | SEN      |
| М | AVDD_ADC     | AVDD_ADC     | VREF_IN  | REFP   | DNC   | DNC      | DNC      | DNC        | SDOUT    |
| N | D8P          | D8M          | DVDD     | DNC    | DVSS  | DNC      | DVDD     | D1M        | D1P      |
| Р | D7M          | D6M          | D5M      | FCLKM  | DVSS  | DCLKM    | D4M      | D3M        | D2M      |
| R | D7P          | D6P          | D5P      | FCLKP  | DVSS  | DCLKP    | D4P      | D3P        | D2P      |

#### **PIN FUNCTIONS**

|                                                             | PIN          |                                                                                                                                                                                                                                                                                                         |
|-------------------------------------------------------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NO.                                                         | NAME         | DESCRIPTION                                                                                                                                                                                                                                                                                             |
| B9~ B2                                                      | ACT1ACT8     | Active termination input pins for CH1~8.                                                                                                                                                                                                                                                                |
| A1, D8, D9,<br>E8, E9, K1                                   | AVDD         | 3.3V Analog supply for LNA, VCA, PGA, LPF and CWD blocks.                                                                                                                                                                                                                                               |
| K2                                                          | AVDD_5V      | 5.0V Analog supply for LNA, VCA, PGA, LPF and CWD blocks.                                                                                                                                                                                                                                               |
| J6, J7, K8, L3,<br>M1, M2                                   | AVDD_ADC     | 1.8V Analog power supply for ADC.                                                                                                                                                                                                                                                                       |
| C1, D1~D7,<br>E3~E7, F3~F7,<br>G1~G7,<br>H3~H7,J3~J5,<br>K6 | AVSS         | Analog ground.                                                                                                                                                                                                                                                                                          |
| L2                                                          | CLKM_ADC     | Negative input of differential ADC clock. In the single-end clock mode, it can be tied to GND directly or through a 0.1µF capacitor.                                                                                                                                                                    |
| L1                                                          | CLKP_ADC     | Positive input of differential ADC clock. In the single-end clock mode, it can be tied to clock signal directly or through a 0.1µF capacitor.                                                                                                                                                           |
| F9                                                          | CLKM_16X     | Negative input of differential CW 16X clock. Tie to GND when the CMOS clock mode is enabled. In the 4X and 8X CW clock modes, this pin becomes the 4X or 8X CLKM input. In the 1X CW clock mode, this pin becomes the quadrature-phase 1X CLKM for the CW mixer. Can be floated if CW mode is not used. |
| F8                                                          | CLKP_16X     | Positive input of differential CW 16X clock. In 4X and 8X clock modes, this pin becomes the 4X or 8X CLKP input. In the 1X CW clock mode, this pin becomes the quadrature-phase 1X CLKP for the CW mixer. Can be floated if CW mode is not used.                                                        |
| G9                                                          | CLKM_1X      | Negative input of differential CW 1X clock. Tie to GND when the CMOS clock mode is enabled. In the 1X clock mode, this pin is the In-phase 1X CLKM for the CW mixer. Can be floated if CW mode is not used.                                                                                             |
| G8                                                          | CLKP_1X      | Positive input of differential CW 1X clock. In the 1X clock mode, this pin is the In-phase 1X CLKP for the CW mixer. Can be floated if CW mode is not used.                                                                                                                                             |
| B1                                                          | CM_BYP       | Bias voltage and >0.1µF bypass to ground. 1µF is recommended.                                                                                                                                                                                                                                           |
| E2                                                          | CW_IP_AMPINM | Negative differential input of the In-phase summing amplifier. External LPF capacitor is connected. This pin becomes the CH7 PGA negative output when PGA test mode is enabled. Can be floated if not used.                                                                                             |
| E1                                                          | CW_IP_AMPINP | Positive differential input of the In-phase summing amplifier. External LPF capacitor is connected. This pin becomes the CH7 PGA positive output when PGA test mode is enabled. Can be floated if not used.                                                                                             |

Submit Documentation Feedback

Copyright © 2010, Texas Instruments Incorporated



## **PIN FUNCTIONS (continued)**

| PIN                            |                  | DESCRIPTION                                                                                                                                                                                                     |  |  |  |  |  |  |
|--------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| NO. NAME                       |                  | DESCRIPTION                                                                                                                                                                                                     |  |  |  |  |  |  |
| F1                             | CW_IP_OUTM       | Negative differential output for the In-phase summing amplifier. External LPF capacitor is connected. Can be floated if not used.                                                                               |  |  |  |  |  |  |
| F2                             | CW_IP_OUTP       | Positive differential output for the In-phase summing amplifier. External LPF capacitor is connected. Can be floated if not used.                                                                               |  |  |  |  |  |  |
| J2                             | CW_QP_AMPIN<br>M | Negative differential input of the quadrature-phase summing amplifier. External LPF capacitor is connected. This pin becomes CH8 PGA negative output when PGA test mode is enabled. Can be floated if not used. |  |  |  |  |  |  |
| J1                             | CW_QP_AMPINP     | Positive differential input of the quadrature-phase summing amplifier. External LPF capacitor is connected. This pin becomes CH8 PGA positive output when PGA test mode is enabled. Can be floated if not used. |  |  |  |  |  |  |
| H1                             | CW_QP_OUTM       | Negative differential output for the quadrature-phase summing amplifier. Can be floated if not used.                                                                                                            |  |  |  |  |  |  |
| H2                             | CW_QP_OUTP       | Positive differential output for the quadrature-phase summing amplifier. Can be floated if not used.                                                                                                            |  |  |  |  |  |  |
| N8, P9~P7,<br>P3~P1, N2        | D1M~D8M          | ADC CH1~8 LVDS negative outputs                                                                                                                                                                                 |  |  |  |  |  |  |
| N9, R9~R7,<br>R3~R1, N1        | D1P~D8P          | ADC CH1~8 LVDS positive outputs                                                                                                                                                                                 |  |  |  |  |  |  |
| P6                             | DCLKM            | LVDS bit clock (7x) negative output                                                                                                                                                                             |  |  |  |  |  |  |
| R6                             | DCLKP            | LVDS bit clock (7x) positive output                                                                                                                                                                             |  |  |  |  |  |  |
| K7,<br>L5~L7,M5~M8,<br>N4, N6  | DNC              | Do not connect. Must leave floated                                                                                                                                                                              |  |  |  |  |  |  |
| N3, N7                         | DVDD             | ADC digital and I/O power supply, 1.8V                                                                                                                                                                          |  |  |  |  |  |  |
| N5, P5, R5                     | DVSS             | ADC digital ground                                                                                                                                                                                              |  |  |  |  |  |  |
| P4                             | FCLKM            | LVDS frame clock (1X) negative output                                                                                                                                                                           |  |  |  |  |  |  |
| R4                             | FCLKP            | LVDS frame clock (1X) positive output                                                                                                                                                                           |  |  |  |  |  |  |
| C9~C2                          | INM1INM8         | CH1~8 complimentary analog inputs. Bypass to ground with $\geq 0.015 \mu F$ capacitors. The HPF response of the LNA depends on the capacitors.                                                                  |  |  |  |  |  |  |
| A9~A2                          | INP1INP8         | CH1~8 analog inputs. AC coupled to T/R switch outputs with ≥ 0.1µF capacitors.                                                                                                                                  |  |  |  |  |  |  |
| L8                             | PDN_ADC          | ADC partial (fast) power down control pin with an internal pull down resistor of 100kΩ. Active High.                                                                                                            |  |  |  |  |  |  |
| J8                             | PDN_VCA          | VCA partial (fast) power down control pin with an internal pull down resistor of 20kΩ. Active High.                                                                                                             |  |  |  |  |  |  |
| H8                             | PDN_GLOBAL       | Global (complete) power-down control pin for the entire chip with an internal pull down resistor of 20kΩ. Active High.                                                                                          |  |  |  |  |  |  |
| L4                             | REFM             | 0.5V reference output in the internal reference mode. Must leave floated in the internal reference mode.                                                                                                        |  |  |  |  |  |  |
| M4                             | REFP             | 1.5V reference output in the internal reference mode. Must leave floated in the internal reference mode.                                                                                                        |  |  |  |  |  |  |
| H9                             | RESET            | Hardware reset pin with an internal pull-down resistor of 100kΩ. Active high.                                                                                                                                   |  |  |  |  |  |  |
| J9                             | SCLK             | Serial interface clock input with an internal pull-down resistor of 100kΩ                                                                                                                                       |  |  |  |  |  |  |
| K9                             | SDATA            | Serial interface data input with an internal pull-down resistor of 100kΩ                                                                                                                                        |  |  |  |  |  |  |
| M9                             | SDOUT            | Serial interface data readout. High impedance when it is not activated by register 0                                                                                                                            |  |  |  |  |  |  |
| L9                             | SEN              | Serial interface enable with an internal pull up resistor of 100kΩ. Active low.                                                                                                                                 |  |  |  |  |  |  |
| K4                             | VCNTLM           | Negative differential VCA attenuation control pin.                                                                                                                                                              |  |  |  |  |  |  |
| K3                             | VCNTLP           | Positive differential VCA attenuation control pin                                                                                                                                                               |  |  |  |  |  |  |
| K5                             | VHIGH            | Bias voltage; bypass to ground with ≥1µF.                                                                                                                                                                       |  |  |  |  |  |  |
| МЗ                             | VREF_IN          | ADC 1.4V reference input in the external reference mode; bypass to ground with 0.1µF.                                                                                                                           |  |  |  |  |  |  |
| K7, L5~L7,<br>M5~M8, N4,<br>N6 | DNC              | Do not connect. Must leave floated                                                                                                                                                                              |  |  |  |  |  |  |



## PACKAGE OPTION ADDENDUM

23-Sep-2010

#### **PACKAGING INFORMATION**

| Orderable Device | Status (1) P | ackage Typ | e Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup> | Lead/<br>Ball Finish | MSL Peak Temp <sup>(3)</sup> | Samples<br>(Requires Login) |
|------------------|--------------|------------|----------------------|------|-------------|-------------------------|----------------------|------------------------------|-----------------------------|
| AFE5808ZCF       | PREVIEW      | BGA        | ZCF                  | 135  |             | TBD                     | Call TI              | Call TI                      | Samples Not Available       |
| PAFE5808ZCF      | PREVIEW      | BGA        | ZCF                  | 135  |             | TBD                     | Call TI              | Call TI                      | Samples Not Available       |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## ZCF (R-PBGA-N135)

## PLASTIC BALL GRID ARRAY



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. This is a lead—free solder ball design.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products                    |                        | Applications                 |                                   |
|-----------------------------|------------------------|------------------------------|-----------------------------------|
| Amplifiers                  | amplifier.ti.com       | Audio                        | www.ti.com/audio                  |
| Data Converters             | dataconverter.ti.com   | Automotive                   | www.ti.com/automotive             |
| DLP® Products               | www.dlp.com            | Communications and Telecom   | www.ti.com/communications         |
| DSP                         | <u>dsp.ti.com</u>      | Computers and<br>Peripherals | www.ti.com/computers              |
| Clocks and Timers           | www.ti.com/clocks      | Consumer Electronics         | www.ti.com/consumer-apps          |
| Interface                   | interface.ti.com       | Energy                       | www.ti.com/energy                 |
| Logic                       | logic.ti.com           | Industrial                   | www.ti.com/industrial             |
| Power Mgmt                  | power.ti.com           | Medical                      | www.ti.com/medical                |
| Microcontrollers            | microcontroller.ti.com | Security                     | www.ti.com/security               |
| RFID                        | www.ti-rfid.com        | Space, Avionics & Defense    | www.ti.com/space-avionics-defense |
| RF/IF and ZigBee® Solutions | www.ti.com/lprf        | Video and Imaging            | www.ti.com/video                  |
|                             |                        | Wireless                     | www.ti.com/wireless-apps          |