# HSMP-383x # Surface Mount RF PIN Diodes # **Data Sheet** ### **Description/Applications** The HSMP-383x series of general purpose PIN diodes are designed for two classes of applications. The first is attenuators where current consumption is the most important design consideration. The second application for this series of diodes is in switches where low capacitance is the driving issue for the designer. The HSMP-386x series Total Capacitance ( $C_T$ ) and Total Resistance ( $R_T$ ) are typical specifications. For applications that require guaranteed performance, the general purpose HSMP-383x series is recommended. A SPICE model is not available for PIN diodes as SPICE does not provide for a key PIN diode characteristic, carrier lifetime. #### **Features** - Diodes Optimized for: Low Capacitance Switching Low Current Attenuator - Surface Mount SOT-23 Package Single and Dual Versions Tape and Reel Options Available - Low Failure in Time (FIT) Rate[1] - · Lead-free Option Available #### Note: For more information see the Surface Mount PIN Reliability Data Sheet. ## Package Lead Code Identification (Top View) # Absolute Maximum Ratings $^{[1]}$ $T_c = 25^{\circ}$ C | Symbol | Parameter | Units | Absolute Maximum | |----------------|------------------------------|-------------------|------------------| | $I_{\rm f}$ | Forward Current (1 ms Pulse) | Amp | 1 | | P <sub>t</sub> | Total Device Dissipation | mW <sup>[2]</sup> | 250 | | $P_{iv}$ | Peak Inverse Voltage | _ | Same as $V_{BR}$ | | $T_{\rm j}$ | Junction Temperature | °C | 150 | | $T_{STG}$ | Storage Temperature | °C | -65 to 150 | #### Notes: - Operation in excess of any one of these conditions may result in permanent damage to this device. - 2. CW Power Dissipation at $T_{\rm LEAD}$ = 25°C. Derate to zero at maximum rated temperature. # PIN General Purpose Diodes, Electrical Specifications $T_\text{c}=25^\circ \text{C}$ | Part<br>Number<br>HSMP- | Package<br>Marking<br>Code | Lead<br>Code | Configuration | Minimum<br>Breakdown<br>Voltage<br>V <sub>BR</sub> (V) | $\begin{array}{c} \textbf{Maximum} \\ \textbf{Series} \\ \textbf{Resistance} \\ \textbf{R}_{\textbf{S}}\left(\Omega\right) \end{array}$ | Maximum<br>Total<br>Capacitance<br>C <sub>T</sub> (pF) | |-------------------------|----------------------------|--------------|-------------------------------------------------------------------------------------|-----------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------| | 3830<br>3832 | K0<br>K2 | 0 2 | Single<br>Series | 200 | 1.5 | 0.3 | | 3833 | K2<br>K3 | 3 | Common Anode | | | | | 3834 | K4 | 4 | Common Cathode | | | | | Test Conditions | | | $\begin{aligned} V_R &= V_{BR} \\ Measure \\ I_R &\leq 10 \text{ mA} \end{aligned}$ | $I_{\mathrm{F}} = 100 \; \mathrm{mA}$ $f = 100 \; \mathrm{MHz}$ | $V_R = 50 \text{ V}$ $f = 1 \text{ MHz}$ | | # Typical Parameters at $T_c=25^{\circ}C$ | Part Number<br>HSMP- | Series Resistance $R_S(\Omega)$ | Carrier Lifetime<br>τ (ns) | Reverse Recovery Time $T_{rr}$ (ns) | Total Capacitance<br>C <sub>T</sub> (pF) | |----------------------|---------------------------------------------|------------------------------------------------------|------------------------------------------------------------------------------------------------------|------------------------------------------| | 383x | 20 | 500 | 80 | 0.20 @ 50 V | | Test Conditions | $I_{\mathrm{F}} = 1 \; mA$ $f = 100 \; MHz$ | $I_{\rm F} = 50~{\rm mA}$ $I_{\rm R} = 250~{\rm mA}$ | $\begin{aligned} V_R &= 10 \text{ V} \\ I_F &= 20 \text{ mA} \\ 90\% \text{ Recovery} \end{aligned}$ | | ## Typical Parameters at $T_C = 25^{\circ}C$ (unless otherwise noted), Single Diode Figure 1. Forward Current vs. Forward Voltage. Figure 2. RF Capacitance vs. Reverse Bias. Figure 3. RF Resistance at $25^{\circ}\mathrm{C}$ vs. Forward Bias Current. Figure 4. 2nd Harmonic Input Intercept Point vs. Diode RF Resistance for Attenuators. Figure 5. 2nd Harmonic Input Intercept Point vs. Forward Bias Current for Switches. Figure 6. Reverse Recovery Time vs. Forward Current for Various Reverse Voltage. ## **Typical Applications for Multiple Diode Products** Figure 7. Simple SPDT Switch, Using Only Positive Current. Figure 8. High Isolation SPDT Switch, Dual Bias. Figure 9. Switch Using Both Positive and Negative Current. Figure 10. Very High Isolation SPDT Switch, Dual Bias. ## **Typical Applications for Multiple Diode Products** (continued) Figure 11. Four Diode $\boldsymbol{\pi}$ Attenuator. See AN1048 for details. Figure 12. High Isolation SPST Switch (Repeat Cells as Required). # Package Dimensions Outline 23 (SOT-23) Notes: XXX-package marking Drawings are not to scale | | DIMENSIONS (mm) | | | |--------|-----------------|-------|--| | SYMBOL | MIN. | MAX. | | | Α | 0.79 | 1.20 | | | A1 | 0.000 | 0.100 | | | В | 0.37 | 0.54 | | | С | 0.086 | 0.152 | | | D | 2.73 | 3.13 | | | E1 | 1.15 | 1.50 | | | е | 0.89 | 1.02 | | | e1 | 1.78 | 2.04 | | | e2 | 0.45 | 0.60 | | | E | 2.10 | 2.70 | | | L | 0.45 | 0.69 | | # Recommended PCB Pad Layout for Avago's SOT-23 Products #### **Package Characteristics** #### **Ordering Information** Specify part number followed by option. For example: #### **Profile Option Descriptions** -BLK = Bulk -TR1 = 3K pc. Tape and Reel, Device Orientation; See Figure 13 -TR2 = 10K pc. Tape and Reel, Device Orientation; See Figure 13 Tape and Reeling conforms to Electronic Industries RS-481, "Taping of Surface Mounted Components for Automated Placement." For lead-free option, the part number will have the character "G" at the end, eg. -TR2G for a 10 K pc lead-free reel. ### **Device Orientation** #### For Outlines SOT-23 Figure 13. Options -TR1, -TR2 for SOT-23 Packages. "C" represents date code. # **Tape Dimensions and Product Orientation** For Outline SOT-23 | | DESCRIPTION | SYMB0L | SIZE (mm) | SIZE (INCHES) | |-----------------------------------|------------------------------------------|----------------|-----------------------------------|-------------------------------------| | CAVITY | LENGTH | A <sub>0</sub> | $\textbf{3.15} \pm \textbf{0.10}$ | $0.124 \pm 0.004$ | | | WIDTH | B <sub>0</sub> | $2.77 \pm 0.10$ | $0.109 \pm 0.004$ | | | DEPTH | K <sub>0</sub> | $\textbf{1.22} \pm \textbf{0.10}$ | $0.048 \pm 0.004$ | | | PITCH | P | $\textbf{4.00} \pm \textbf{0.10}$ | $0.157 \pm 0.004$ | | | BOTTOM HOLE DIAMETER | D <sub>1</sub> | 1.00 + 0.05 | $\textbf{0.039} \pm \textbf{0.002}$ | | PERFORATION | DIAMETER | D | 1.50 + 0.10 | 0.059 + 0.004 | | | PITCH | Po | $\textbf{4.00} \pm \textbf{0.10}$ | $0.157 \pm 0.004$ | | | POSITION | E | $1.75 \pm 0.10$ | $0.069 \pm 0.004$ | | CARRIER TAPE | WIDTH | w | 8.00 + 0.30 - 0.10 | 0.315+0.012-0.004 | | | THICKNESS | t1 | $0.229 \pm 0.013$ | $0.009 \pm 0.0005$ | | DISTANCE<br>BETWEEN<br>CENTERLINE | CAVITY TO PERFORATION (WIDTH DIRECTION) | F | $3.50\pm0.05$ | $0.138 \pm 0.002$ | | | CAVITY TO PERFORATION (LENGTH DIRECTION) | P <sub>2</sub> | $\textbf{2.00} \pm \textbf{0.05}$ | $0.079 \pm 0.002$ | For product information and a complete list of distributors, please go to our web site: ${\bf www.avagotech.com}$ $\label{eq:Avago_Avago_Technologies} A vago\ Technologies,\ and\ the\ A\ logo\ are\ trademarks\ of\ Avago\ Technologies,\ Limited\ in\ the\ United\ States\ and\ other\ countries.$ Data subject to change. Copyright © 2006 Avago Technologies, Limited. All rights reserved. Obsoletes 5989-2499EN 5989-4027EN April 17, 2006