# STP1N120 STU1N120 N-channel 1200 V - 30 Ω - 500 mA - TO-220 - IPAK Zener - protected SuperMESH™ Power MOSFET Preliminary Data #### **Features** | Туре | V <sub>DSS</sub> | R <sub>DS(on)</sub><br>max | I <sub>D</sub> | P <sub>W</sub> | |----------|------------------|----------------------------|----------------|----------------| | STP1N120 | 1200 V | < 38 Ω | 500 mA | 45 W | | STU1N120 | 1200 V | < 38 Ω | 500 mA | 45 W | - 100% avalanche tested - Extremely high dv/dt capability - ESD improved capability - New high voltage benchmark - Gate charge minimized #### **Application** ■ Switching applications ## **Description** The SuperMESH™ series is obtained through an extreme optimization of ST's well established strip-based PowerMESH™ layout. In addition to pushing on-resistance significantly down, special care is taken to ensure a very good dv/dt capability for the most demanding applications. Such series complements ST full range of high voltage Power MOSFETs including revolutionary MDmesh™ products. Figure 1. Internal schematic diagram Table 1. Device summary | Order codes | Marking | Package | Packaging | |-------------|---------|---------|-----------| | STP1N120 | 1N120 | TO-220 | Tube | | STU1N120 | 1N120 | IPAK | Tube | Contents STP1N120 - STU1N120 # **Contents** | 1 | Electrical ratings | 3 | |---|----------------------------|----| | 2 | Electrical characteristics | 4 | | 3 | Test circuits | 6 | | 4 | Package mechanical data | 7 | | 5 | Revision history 1 | 10 | STP1N120 - STU1N120 Electrical ratings # 1 Electrical ratings Table 2. Absolute maximum ratings | Symbol | Parameter | Value | Unit | |--------------------------------------|-------------------------------------------------------|------------|------| | V <sub>DS</sub> | Drain-source voltage (V <sub>GS</sub> =0) | 1200 | V | | V <sub>GS</sub> | Gate-source voltage | ± 30 | V | | I <sub>D</sub> | Drain current (continuous) at T <sub>C</sub> = 25 °C | 500 | mA | | I <sub>D</sub> | Drain current (continuous) at T <sub>C</sub> = 100 °C | 315 | mA | | I <sub>DM</sub> <sup>(1)</sup> | Drain current (pulsed) | 2 | Α | | | Derating factor | 0.36 | W/°C | | Ртот | Total dissipation at T <sub>C</sub> = 25 °C | 45 | W | | T <sub>stg</sub> Storage temperature | | -55 to 150 | °C | | T <sub>j</sub> | Max operating junction temperature | 150 | °C | <sup>1.</sup> Pulse width limited by safe operating area Table 3. Thermal data | Symbol | Parameter | Va | Unit | | |-----------------------|------------------------------------------------|--------|------|-------| | Symbol | Farameter | TO-220 | IPAK | Oiiit | | R <sub>thj-case</sub> | Thermal resistance junction-case max | 2.78 | | °C/W | | R <sub>thj-amb</sub> | Thermal resistance junction-amb max | 62.5 | 100 | °C/W | | T <sub>I</sub> | Maximum lead temperature for soldering purpose | 300 | | °C | Table 4. Avalanche characteristics | Symbol | Parameter | Max value | Unit | |-----------------|-------------------------------------------------------------------------------------------------------------|-----------|------| | I <sub>AS</sub> | Avalanche current, repetitive or not-<br>repetitive (pulse width limited by Tj max) | | | | E <sub>AS</sub> | Single pulse avalanche energy (starting Tj=25 °C, I <sub>D</sub> =I <sub>AS</sub> , V <sub>DD</sub> = 50 V) | 300 | mJ | # 2 Electrical characteristics (T<sub>CASE</sub>=25 °C unless otherwise specified) Table 5. On/off states | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |----------------------|-------------------------------------------------------|-------------------------------------------------------------------------|------|------|---------|--------------------------| | V <sub>(BR)DSS</sub> | Drain-source breakdown voltage | $I_D = 1 \text{ mA}, V_{GS} = 0$ | 1200 | | | ٧ | | I <sub>DSS</sub> | Zero gate voltage drain current (V <sub>GS</sub> = 0) | V <sub>DS</sub> = Max rating,<br>V <sub>DS</sub> = Max rating,Tc=125 °C | | | 1<br>50 | μ <b>Α</b><br>μ <b>Α</b> | | I <sub>GSS</sub> | Gate body leakage current (V <sub>DS</sub> = 0) | V <sub>GS</sub> = ± 30 V | | | ±10 | μΑ | | V <sub>GS(th)</sub> | Gate threshold voltage | $V_{DS} = V_{GS}$ , $I_D = 50 \mu A$ | 3 | 4 | 5 | ٧ | | R <sub>DS(on)</sub> | Static drain-source on resistance | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 0.25 A | | 30 | 38 | Ω | Table 6. Dynamic | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |----------------------------------------------------------|-------------------------------------------------------------------|-----------------------------------------------------------------------|------|-------------------|------|----------------| | 9 <sub>fs</sub> <sup>(1)</sup> | Forward transconductance | $V_{DS} = 20 \text{ V}, I_D = 0.25 \text{ A}$ | | 1 | | S | | C <sub>iss</sub><br>C <sub>oss</sub><br>C <sub>rss</sub> | Input capacitance Output capacitance Reverse transfer capacitance | $V_{DS} = 25 \text{ V, f=1 MHz, } V_{GS} = 0$ | | 189<br>24<br>3 | 246 | pF<br>pF<br>pF | | C <sub>oss eq.</sub> <sup>(2)</sup> | Equivalent output capacitance | $V_{GS} = 0$ , $V_{DS} = 0$ to 960 V | | 24 | | pF | | Q <sub>g</sub><br>Q <sub>gs</sub><br>Q <sub>gd</sub> | Total gate charge<br>Gate-source charge<br>Gate-drain charge | $V_{DD}$ =960 V, $I_{D}$ = 500 mA<br>$V_{GS}$ =10 V<br>(see Figure 3) | | 7.3<br>1.3<br>4.4 | | nC<br>nC<br>nC | | R <sub>g</sub> | Intrinsic gate resistance | f= 1 MHz open drain | | 2.3 | | Ω | <sup>1.</sup> Pulsed: pulse duration=300µs, duty cycle 1.5% <sup>2.</sup> Coss eq. is defined as a constant equivalent capacitance giving the same charging time as Coss when $V_{DS}$ increases from 0 to 80% $V_{DSS}$ Table 7. Switching times | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |-------------------------------------------------------------------------------|---------------------------------------------------------------------|---------------------------------------------------------------------------------------|------|--------------------------|------|----------------------| | t <sub>d(on)</sub><br>t <sub>r</sub><br>t <sub>d(off)</sub><br>t <sub>f</sub> | Turn-on delay time<br>Rise time<br>Turn-off delay time<br>Fall time | $V_{DD}$ =600 V, $I_{D}$ =0.25 A, $R_{G}$ =4.7 $\Omega$ $V_{GS}$ =10 V (see Figure 5) | | 10.7<br>28.5<br>28<br>88 | | ns<br>ns<br>ns<br>ns | Table 8. Source drain diode | Symbol | Parameter | Test conditions | Min | Тур. | Max | Unit | |--------------------------------------------------------|------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|-----|--------------------|----------|---------------| | I <sub>SD</sub><br>I <sub>SDM</sub> | Source-drain current Source-drain current (pulsed) | | | | 500<br>2 | mA<br>A | | V <sub>SD</sub> <sup>(1)</sup> | Forward on voltage | $I_{SD}$ = 500 mA, $V_{GS}$ =0 | | | 1.6 | V | | t <sub>rr</sub><br>Q <sub>rr</sub><br>I <sub>RRM</sub> | Reverse recovery time Reverse recovery charge Reverse recovery current | $I_{SD}$ =500 mA,V $_{DD}$ =100 V<br>di/dt = 50 A/ $\mu$ s<br>(see Figure 4) | | 332<br>0.56<br>3.4 | | ns<br>μC<br>A | | t <sub>rr</sub><br>Q <sub>rr</sub><br>I <sub>RRM</sub> | Reverse recovery time Reverse recovery charge Reverse recovery current | I <sub>SD</sub> =500 mA,V <sub>DD</sub> =100 V<br>di/dt=50 A/µs,Tj=150 °C<br>(see Figure 4) | | 326<br>0.58<br>6.3 | | ns<br>μC<br>A | <sup>1.</sup> Pulsed: pulse duration = 300µs, duty cycle 1.5% Table 9. Gate-source Zener diode | Symbol | Parameter | Test conditions | Min | Тур. | Max | Unit | |-----------------------|-------------------------------|--------------------------|-----|------|-----|------| | BV <sub>GSO</sub> (1) | Gate-source breakdown voltage | Igs ± 1 mA, (open drain) | 30 | | | V | <sup>1.</sup> The built-in-back Zener diodes have specifically been designed to enhance not only the device's ESD capability, but also to make them safely absorb possibile voltage transients that may occasionally be applied from gate to source. In this respect the zener voltage is appropriate to achieve an efficient and ost-effective intervention to protect the device's integrity. These integrated zener diodes thus avoid the usage of external components. Test circuits STP1N120 - STU1N120 ## 3 Test circuits Figure 2. Switching times test circuit for resistive load Figure 3. Gate charge test circuit Figure 4. Test circuit for inductive load switching and diode recovery times Figure 5. Unclamped inductive load test circuit Figure 6. Unclamped inductive waveform Figure 7. Switching time waveform # 4 Package mechanical data In order to meet environmental requirements, ST offers these devices in ECOPACK® packages. These packages have a Lead-free second level interconnect . The category of second level interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark. ECOPACK specifications are available at: <a href="https://www.st.com">www.st.com</a> **\_**y/ #### TO-220 mechanical data | Dim | | mm | | | inch | | |-----|-------|-------|-------|-------|-------|-------| | Dim | Min | Тур | Max | Min | Тур | Max | | А | 4.40 | | 4.60 | 0.173 | | 0.181 | | b | 0.61 | | 0.88 | 0.024 | | 0.034 | | b1 | 1.14 | | 1.70 | 0.044 | | 0.066 | | С | 0.48 | | 0.70 | 0.019 | | 0.027 | | D | 15.25 | | 15.75 | 0.6 | | 0.62 | | D1 | | 1.27 | | | 0.050 | | | E | 10 | | 10.40 | 0.393 | | 0.409 | | е | 2.40 | | 2.70 | 0.094 | | 0.106 | | e1 | 4.95 | | 5.15 | 0.194 | | 0.202 | | F | 1.23 | | 1.32 | 0.048 | | 0.051 | | H1 | 6.20 | | 6.60 | 0.244 | | 0.256 | | J1 | 2.40 | | 2.72 | 0.094 | | 0.107 | | L | 13 | | 14 | 0.511 | | 0.551 | | L1 | 3.50 | | 3.93 | 0.137 | | 0.154 | | L20 | | 16.40 | | | 0.645 | | | L30 | | 28.90 | | | 1.137 | | | ØP | 3.75 | | 3.85 | 0.147 | | 0.151 | | Q | 2.65 | | 2.95 | 0.104 | İ | 0.116 | ### TO-251 (IPAK) mechanical data | DIM. | mm. | | | |------|------|-------|------| | | min. | typ | max. | | Α | 2.20 | | 2.40 | | A1 | 0.90 | | 1.10 | | b | 0.64 | | 0.90 | | b2 | | | 0.95 | | b4 | 5.20 | | 5.40 | | С | 0.45 | | 0.60 | | c2 | 0.48 | | 0.60 | | D | 6.00 | | 6.20 | | E | 6.40 | | 6.60 | | е | | 2.28 | | | e1 | 4.40 | | 4.60 | | Н | | 16.10 | | | L | 9.00 | | 9.40 | | (L1) | 0.80 | | 1.20 | | L2 | | 0.80 | | | V1 | | 10 ° | | Revision history STP1N120 - STU1N120 # 5 Revision history Table 10. Document revision history | Date | Revision | Changes | | |-------------|----------|-----------------------------------------|--| | 11-Oct-2006 | 1 | First release | | | 20-Mar-2008 | 2 | Added IPAK package, preliminary version | | #### Please Read Carefully: Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice. All ST products are sold pursuant to ST's terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein. UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK. Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST. ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. © 2008 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com